Claims
- 1. A method of manufacturing a semiconductor light emitting device comprising the steps of:forming a plurality of light emitting sections in side-by-side relationship on a semiconductor substrate; forming a respective electrode for each of the semiconductor light emitting sections on a main surface of the semiconductor substrate; forming a respective layer substantially along the main surface and that is electrically coupled to the electrode; forming a high resistance isolation region extending between neighboring semiconductor light emitting sections and extending between adjacent conductor layers, the high resistance isolation region having a surface facing the main surface of the substrate and surfaces facing the neighboring semiconductor light emitting sections; and forming a high resistance isolation region to isolate two neighboring light emitting sections from each other and to surround bonding pads to which said conductor layers are coupled.
- 2. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein the semiconductor light emitting section is a semiconductor laser device.
- 3. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein the semiconductor layer comprises at least a first cladding layer, an active layer and a second cladding layer, andthe high resistance isolation region is formed to a depth so as to traverse the active layer.
- 4. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein the step of forming the high resistance isolation region comprises a step of forming an isolation groove in the semiconductor substrate.
- 5. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein the step of forming the high resistance isolation region comprises a step of forming an isolation groove in the semiconductor substrate, and a step of filling the isolation groove with a material.
- 6. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein the step of forming the high resistance isolation region comprises an ion implanting step.
- 7. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein an a high resistance isolation region is formed between each pair neighboring light emitting sections.
- 8. A method of manufacturing a semiconductor light emitting device as claimed in claim 1, wherein an electrode and conductor layer pair is formed for each light emitting section with the conductor layer is formed to extend in a direction substantially orthogonal to a direction in which the electrode extends.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| P11-073918 |
Mar 1999 |
JP |
|
RELATED APPLICATION DATA
This application is a divisional of application Ser. No. 09/515,917 filed Mar. 1, 2000, now U.S. Pat. No. 6,444,998.
The present and foregoing application claims priority to Japanese Application No. P11-073918 filed Mar. 18, 1999. All of the foregoing applications are incorporated herein by reference to the extent permitted by law.
US Referenced Citations (6)
Foreign Referenced Citations (11)
| Number |
Date |
Country |
| 354056796 |
May 1979 |
JP |
| 0380106 |
Jan 1990 |
JP |
| 0380106 |
Aug 1990 |
JP |
| 406275782 |
Sep 1994 |
JP |
| 406275782 |
Sep 1994 |
JP |
| 407058310 |
Mar 1995 |
JP |
| 407193277 |
Jul 1995 |
JP |
| 410070336 |
Mar 1998 |
JP |
| 407058310 |
Feb 1999 |
JP |
| 02000269601 |
Sep 2000 |
JP |
| 2000269601 |
Sep 2000 |
JP |