The present invention relates to a manufacturing method of a flash memory, in particular to a manufacturing method of a multi-level cell NOR flash memory.
As the functions of electronic products such as mobile phones, music players (MP3 players), video players, digital cameras and electronic books advance, the volume of system data becomes increasingly larger. Therefore, a stable and fast access speed is required, and flash memory manufacturers constantly improve the density and access speed of a memory chip, and thus the flash memory is shifted from single level cell (SLC) to multi level cell (MLC) gradually. With the MLC technology, the production cost is lower than the SLC, and the MLC technology further achieves a multi-level high-density flash memory and provides a larger storage capacity.
The NOR flash memory has the high-speed write-in and erase capabilities as well as a complete address and a data interface, and the memory can be accessed randomly, and thus the NOR flash memory is suitable for applications for devices such as BIOS and firmware that do not need frequent updates, and the NOR flash memory has a life of 10,000 to 1,000,000 erase cycles. Besides the motherboard of personal computer stores BIOS data in the NOR flash memory, present NOR flash memories are also used for storing system data of mobile phones and handheld electronic devices. With the high reading speed, the NOR flash memory can satisfy the booting requirements of the handheld devices.
To achieve the foregoing and other objectives, it is a primary objective of the present invention to provide a manufacturing method that achieves a better integration density of components.
Another objective of the present invention is to provide a manufacturing method of a multi-level cell NOR flash memory having a better thermal budget and a better dosage control.
To achieve the foregoing and other objectives, the manufacturing method of a multi-level cell NOR flash memory in accordance with the present invention comprises the steps of: forming a plurality of first shallow trench isolation structures and a plurality of second shallow trench isolation structures on a substrate, and the first shallow trench isolation structures are disposed in a memory cell area, and the second shallow trench isolation structures are disposed in a peripheral circuit area, and the depth of the first shallow trench isolation structures is equal to the depth of the second shallow trench isolation structures, where the depth of first and second shallow trench isolation structures ranges from 2400 Å to 2700 Å; forming a plurality of gate stack structures in the memory cell area, wherein the running direction of the gate stack structure is perpendicular to the first shallow trench isolation structures; performing a self-alignment source manufacturing process, to remove the first shallow trench isolation structures between each pair of adjacent gate stack structures; and forming a common source area in the substrate between a pair of adjacent gate stack structures, and forming a plurality of drain areas in the substrate on another side of each gate stack structure, wherein the drain areas are isolated from the first shallow trench isolation structures.
In a preferred embodiment, the step of forming the drain areas includes two times of implantation process, an arsenic ion implant process and a phosphorous ion implant process, wherein the dosage of the arsenic ion implantation is 2×1015˜4×1015(atom/cm2), and the power is 40˜50 (Kev), and the dosage of phosphorous ion implantation is 2×1014˜2×1015(atom/cm2), and the power is 20˜30 (Kev).
With the manufacturing method of the present invention, the memory cell area and the peripheral circuit area of the shallow trench isolation structure have the same depth for achieving a high integration density among components easily, and a non-self-aligned gate structure further provides a better thermal budget and a better dosage control to the multi-level cell NOR flash memory. In addition the implantation conditions of the drain area further reduce the defects derived by a metallization process and improve the production yield rate of the memory devices.
The objects, characteristics and effects of the present invention will become apparent with the detailed description of the preferred embodiments and the illustration of related drawings as follows.
With reference to
The substrate 100 is made of silicon (Si), silicon-germanium (SiGe), silicon on insulator (SOI), silicon germanium on insulator (SGOI), or germanium on insulator (GOI). In this preferred embodiment, the substrate 100 is made of silicon and doped with boron, such that the substrate 100 becomes a p-type semiconductor substrate.
With reference to
With reference to
With reference to
With reference to
In a preferred embodiment, the step of forming the drain areas 142 includes two times of ion implant processes as described below.
(1) An arsenic ion implant process has a dosage of 2×1015˜4×1015 (atom/cm2) and a power of 40˜50 (Kev).
(2) A phosphorous ion implant process has a dosage of 2×1014˜2×1015 (atom/cm2) and a power of 20˜30 (Kev).
The sequence of the aforementioned two times of ion implant processes is not limited to this arrangement only, but the sequence of the two processes can be switched.
With reference to
(S1) forming a plurality of first shallow trench isolation structures and a plurality of second shallow trench isolation structures on a substrate, wherein the first shallow trench isolation structures are disposed in a memory cell area, and the second shallow trench isolation structures are disposed in a peripheral circuit area, and the first shallow trench isolation structures have a depth equal to the depth of the second shallow trench isolation structures, and the first and second shallow trench isolation structures have a depth ranging from 2400 Å to 2700 Å;
(S2) performing a non-self-aligned gate stack structure manufacturing process to form a plurality of gate stack structures in the memory cell area, wherein the running direction of the gate stack structures is perpendicular to the first shallow trench isolation structures;
(S3) performing a self-alignment source manufacturing process to remove the first shallow trench isolation structures between every pair of adjacent gate stack structures; and
(S4) forming a common source area in the substrate between every pair of adjacent gate stack structures, and forming a plurality of drain areas in the substrate on another side of every gate stack structure, wherein the drain areas are separated by the first shallow trench isolation structures.
In summation of the description above, the manufacturing method of a multi-level cell NOR flash memory in accordance with the present invention achieves a high integration density between components easily, and a non-self-aligned gate structure provides a better thermal budget and a better dosage control to the multi-level cell NOR flash memory to improve the production yield rate.
While the invention has been described by means of specific embodiments, numerous modifications and variations could be made thereto by those skilled in the art without departing from the scope and spirit of the invention set forth in the claims.