Claims
- 1. A mask read-only-memory (ROM) structure, comprising:
a substrate; a buried bit line embedded inside the substrate; a patterned stack layer covering a portion of the upper surface of the substrate, wherein the stack layer comprises a first dielectric layer, a stopping layer and a second dielectric layer; a gate oxide layer covering a portion of the upper surface of the substrate; and a word line crossing over the buried bit line to form a plurality of coding cells, wherein the coding cells having a stack layer thereon are at a first data state while the coding cells having a gate oxide layer thereon are at a second data state.
- 2. The mask ROM of claim 1, wherein the stack layer includes a first silicon oxide layer, a silicon oxynitride layer and a second silicon oxide layer stacked on top of each other.
- 3. The mask ROM of claim 1, wherein the stack layer includes a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer stacked on top of each other.
- 4. The mask ROM of claim 1, wherein the first dielectric layer has a thickness between about 200 Å to 800 Å.
- 5. The mask ROM of claim 1, wherein the stopping layer has a thickness between about 20 Å to 80 Å.
- 6. The mask ROM of claim 1, wherein the second dielectric layer has a thickness between about 200 Å to 800 Å.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional application of, and claims the priority benefit of, U.S. application Ser. No. 10/065,431 filed Oct. 17, 2002.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10065431 |
Oct 2002 |
US |
Child |
10707737 |
Jan 2004 |
US |