"Deadlock-Free Routing Schemes on Multistage Interconnection Networks", IBM Technical Disclosure Bulletin, 35, pp. 232-233, (Dec., 1992). |
"IEEE Standard for Scalable Coherent Interface (SCI)", IEEE Std 1596-1992, pp. 1-248 (Mar., 1992). |
"Message Routing Systems for Transputer-Based Multicomputers", IEEE Micro, Jun. 13, 1993, No. 3, Los Alamitos, CA. |
Adve, V.S., et al., "Performance Analysis of Mesh Interconnection Networks with Deterministic Routing", Transactions on Parallel and Distributed Systems, pp. 225-246, (Mar., 1994). |
Bolding, K., "Non-Uniformities Introduced by Virtual Channel Deadlock Prevention", Technical Report 92-07-07, Department of Computer Science and Engineering, FR-35 University of Washington; Seattle, WA 98195, (Jul. 21, 1992). |
Bolla, F.R., "A Neural Strategy for Optimal Multiplexing of Circuit-And Packet-Switched Traffic", Department of Communications, Computer and Systems Science (DIST), University of Genoa, pp. 1324-1330. |
Boura, Y.M., et al., "Efficient Fully Adaptive Wormhole Routing in n-dimensional Meshes", IEEE, pp. 589-596, (Jun. 21, 1994). |
Bundy, A., et al., "Turning Eureka Steps into Calculations in Automatic Program", UK IT, (IEE Conf. Pub. 316), pp. 221-226, (1991). |
Carlile, B.R., "Algorithms and Design: The CRAP APP Shared-Memory System", Compcon Spring '93, San Francisco, CA, pp. 312-320, (Feb. 22, 1993). |
Chapman, B., et al., "Programming in Vienna Fortran", Dept. of Statistics and Computer Science, pp. 121-160. |
Chien & J.H. Kim, A.A., "Planar-Adaptive Routing: Low-Cost Adaptive Networks for Multiprocessors", Pro. 19th International Symposium on Computer Architecture, pp. 268-277, (May, 1992). |
Dally, W.J., et al., "Deadlock-Free Adaptive Routing in Multicomputer Networks Using Virtual Channels", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 4, pp. 466-475, (Apr., 1993). |
Dally, W., et al., "Deadlock-Free Message Routing in Multiprocessor Interconnection Networks", IEEE Transactions on Computer, C-36, pp. 547-553, (May, 1987). |
Dally, W., "Performance Analysis of k-ary n-cube Interconnection Networks", IEEE Transactions on Computers, vol. 39, No. 6, pp. 775-785, (Jun., 1990). |
Dally, W.J., "Virtual Channel Flow Control", Pro. 17th International Sympsoium on Computer Architecture, pp. 60-68, (May, 1990). |
Debenedictis, E., et al., "Extending Unix for Scalable Computing", IEEE, pp. 43-53, (Nov., 1993). |
Duato, J., "A New Theory of Deadlock-Free Adaptive Routing in Wormhole Networks", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 12, pp. 1320-1331 (Dec., 1993). |
Gallager, R., "Scale Factors for Distributed Routing Algorithms", NTC '77 Conference Record 2, pp. 2-1 through 2-5 (1978). |
Glass, C.J., et al., "The Turn Model for Adaptive Routing", Pro. 19th International Symposium on Computer architecture, pp. 278-287, (May, 1992). |
Gravano, L., et al., "Adaptive Deadlock-and Livelock-Free Routing with all Minimal Paths in Torus Networks", IEEE Transactions on Parallel and Distributed Systems, vol. 5, No. 12, pp. 1233-1251, (Dec., 1994). |
Gupta, R., et al., "High speed Synchronization of Processors Using Fuzzy Barriers", International Journal of Parallel Programming 19 (1990) Feb., No. 1, New York, US pp. 53-73. |
Gustavson, D.B., "The Scalable Coherent Interface and related Standards Projects", IEEE Micro, pp. 10-22, (Feb., 1992). |
Ishihata, H., et al, "Architecture of Highly Parallel AP1000 Computer", Scripta Technica, Inc., Systems and Computers in Japan 24, No. 7, pp. 69-76, (1993). |
Jesshope, C. r., M.Y., "High Performance Communications in Processor Networks", Communications in Processor Networks, Proc. 16th International Symposium on Computer Architecture pp. 150-157, (May, 1989). |
Kirkpatrick, S, G.V., "Optimization by Stimulated Annealing", Science, pp. 671-680, vol. 220, No. 4598, (May, 1983). |
Linder, D.H., et al., "An Adaptive and Fault Tolerant Wormhole Routing Strategy for k-ary n-cubes", I.E.E.E. Trans. on Computers, vol. 40, No. 1, pp. 2-12, (Jan., 1991). |
Lui, Z., et al., "Grouping Virtual Channels for Deadlock-Free Adaptive Wormhole Routing", PARLE '93 Parallel Parallel Architectures and Languages Europe, 5th International PARLE Conference, Munich, Germany, pp. 255-265, (Jun. 14-17, 1993). |
MacDonald, T., et al., "Addressing in Cray Research's MPP Fortran", Third Workshop on Compilers for Parallel Computers, pp. 161-172 (Jul. 7, 1992). |
Nuth, P., et al., "The J-Machine Network", IEEE, pp. 420-423, (1992). |
O'Keefe, M.T., et al., "Static Barrier MIMD: Architecture and Performance Analysis", Journal of Parallel and Distributed Computing No. 2., pp. 126-132, (Mar. 25, 1995). |
Patterson, D.A., et al., "A Case for Redundant Arrays of Inexpensive Disks (RAID)", University of California at Berkeley, Report No. UCB/CSD 87/391, (Dec., 1987). |
Scott, S., "The SCX Channel: A New, Supercomputer-Class System Interconnect", HOT Interconnects III, Abstract, pp. 1-11, (Aug. 1-11, 1995). |
Shumway, M., "Deadlock-Free Packet Networks", Transputer Research and Applications 2, NATUG-2 Proceedings of the Second Conference of the North American Transputer Users Group, pp. 140-177, (Oct. 18-19, 1989). |
Synder, L., "Introduction to the Configurable, Highly Parallel Computer", pp. 47-56, (Jan., 1982). |
Talia, D., "Message-Routing Systems for Transputer-Based Multicomputers", IEEE Micro, vol. 13, No. 3, New York US, pp. 62-72, (Jun., 1993). |
Wang, W., et al., "Trunk Congestion Control in Heterogeneous Circuit Switched Networks", IEEE, vol. 40, No. 7, pp. 1156-1161, (Jul., 1992). |
Wu, M., et al., "DO and FORALL: Temporal and Spacial Control Structures", Proceedings, Third Workshop on Compilers for Parallel Computers, ACPC/TR, (Jul., 1992). |
Yang, C.S., et al., "Performance Evaluation of Multicast Wormhole Routing in 2D Torus Multicomputers", IEEE, pp. 173-178, (1992). |
Yantchev, J., et al., "Adaptive, low latency, deadlock-free packet routing for networks of processors", IEE Proceedings, vol. 136, Pt.E., No. 3, pp.136, 178-186 (May, 1989). |