The present invention relates to a dot-matrix display device such as an organic electroluminescence (EL) display device, a method of driving the display device, and a driver circuit of the display device.
In addition, as shown in
When bringing the EL element PE1,1 into the displaying state, for instance, the conventional display device as described above forms a current path passing the EL element PE1,1 (the high-voltage portion 30 for data lines, the switching element SWS1, the data line SEG1, the selected EL element PE1,1, the common line COM1, the switching element SWC1, and the ground-voltage portion GND in this order). In this type of display device, however, a current path passing a non-light-emitting EL element (for instance, the high-voltage portion 30 for data lines, the switching element SWS1, the data line SEG1, the non-selected EL elements PE1,2 to PE1,n, the non-selected common lines COM2 to COMn, the switching elements SWC2 to SWCn, and the ground-voltage portion GND in this order), through which no current should flow, is instantaneously formed at a time point t1 or t2, for instance, and a shoot-through current (that is, “shoot-through current via non-selected EL elements”) flows, resulting in a waste of power. Moreover, if the switching elements SWC1 to SWCn are configured as CMOS circuits, a current path passing a CMOS circuit (the high-voltage portion 20 for common lines, the PMOS transistor, the NMOS transistor, and the ground-voltage portion GND in this order) is instantaneously formed at a reversal of the CMOS circuit, causing a shoot-through current (that is, “shoot-through current of CMOS circuit”) to flow, resulting in a waste of power.
It is an object of the present invention to provide such a display device that power consumption can be reduced by reducing the shoot-through current incident to turn-on or turn-off of a switching element, a method of driving the display device, and a driver circuit of the display device.
According to an aspect of the present invention, a display device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state of the n first switching elements; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements. The display element at an intersection of a selected one of the n common lines and a selected one of the m data lines is kept at a displaying state, the selected one of the n common lines being kept at a selected state, the selected one of the m data lines being kept at a selected state. The display device further comprises a drive control circuit which controls turn-on and turn-off of the n first switching elements, the n second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which the display elements are selectively brought to the displaying state and a discharge period in which electrical charge stored in the display elements is discharged. On the basis of control signals from the drive control circuit, the common line is brought to the selected state when the common line is connected to the low-voltage portion for common lines by turning on the first switching element and turning off the second switching element; the common line is brought to a non-selected state when the common line is brought to a high-impedance state by turning off both the first switching element and the second switching element; the data line is brought to the selected state when the data line is connected to the high-voltage portion for data lines by turning off the third switching element and turning on the fourth switching element; and the data line is brought to the non-selected state when the data line is connected to the low-voltage portion for data lines by turning on the third switching element and turning off the fourth switching element.
The display device eliminates the reversal of switching elements for common lines by bringing non-selected common lines to a high impedance (Hi-Z) state. Accordingly, the shoot-through current of the common line switching elements does not flow, which results in reduced power consumption.
Further, the display device may be controlled in such a way that in the discharge period, the n common lines are brought to the high-impedance state by turning off both the n first switching elements and the n second switching elements, and the m data lines are connected to the low-voltage portion for data lines by turning on the m third switching elements and by turning off the m fourth switching elements.
The display device brings the common lines to the Hi-Z state in the discharge period, so that the shoot-through current via non-selected display elements, which flows from the high-voltage portion for data lines through the data-line switching elements, non-selected display elements, and common line switching elements, can be eliminated, resulting in reduced power consumption.
Furthermore, the display device may be controlled in such a way that in the discharge period, the n common lines are connected to the high-voltage portion for common lines by turning off the n first switching elements and turning on the n second switching elements, and the m data lines are connected to the low-voltage portion for data lines by turning on the m third switching elements and turning off the m fourth switching elements.
The display device brings the common lines to the common line power-supply voltage in the discharge period, so that the shoot-through current through non-selected display elements, which flows from the high-voltage portion for data lines through data-line switching elements, non-selected display elements, and common line switching elements, can be eliminated, resulting in reduced power consumption.
Moreover, the display device may be controlled in such a way that in the discharge period, the n common lines are connected to the low-voltage portion for common lines by turning on the n first switching elements and by turning off the n second switching elements, and the m data lines are connected to the low-voltage portion for data lines by turning on the m third switching elements and turning off the m fourth switching elements.
In addition, the display device may be controlled in such a way that in the discharge period, the n common lines are connected to the low-voltage portion for common lines by turning on the n first switching elements and turning off the n second switching elements, the m data lines are connected to the low-voltage portion for data lines by turning on the m third switching elements and turning off the m fourth switching elements immediately before a start point of the discharge period, a state, in which the m data lines are connected to the low-voltage portion for data lines, is maintained until immediately after an end point of the discharge period, and the data line to be selected immediately after the end point of the discharge period is connected to the high-voltage portion for data lines by turning off the third switching element and turning on the fourth switching element of the data line to be selected.
The display device causes the reversal of switching elements for data lines to occur while the common lines are in the Hi-Z state, so that the shoot-through current through non-selected display elements does not flow, resulting in reduced power consumption.
Further, the display device may further comprise: a common line power-supply circuit which sets the high-voltage portion for common lines to the common line power-supply voltage; and a data-line power-supply circuit which sets the high-voltage portion for data lines to the data-line power-supply voltage, the low-voltage portion for common lines being connected to ground, the low-voltage portion for data lines being connected to ground.
Furthermore, the display device may further comprise: a common line power-supply circuit which sets the high-voltage portion for common lines to the common line power-supply voltage; a data-line power-supply circuit which sets the high-voltage portion for data lines to the data-line power-supply voltage; and an intermediate-voltage portion which sets the low-voltage portion for data lines to an intermediate voltage which is higher than the ground voltage and lower than the voltage of the high-voltage portion for data lines, the low-voltage portion for common lines being connected to ground.
In the display device, non-selected data lines are held to an intermediate voltage, so that the voltage difference from the data-line power-supply voltage of selected data lines decreases, resulting in reduced shoot-through current of switching elements for data lines. The display device can also reduce the difference between the voltage of selected or non-selected data line and the voltage in the discharge period, resulting in fast light-emitting response.
According to another aspect of the present invention, a display device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements, The display element at an intersection of a selected one of the n common lines and a selected one of the m data lines is kept at displaying state, the selected one of the n common lines being kept at selected state, the selected one of the m data lines being kept at selected state. The display device further comprises: an intermediate-voltage portion which sets at least either the high-voltage portion for common lines or the low-voltage portion for data lines to an intermediate voltage which is higher than the ground voltage and lower than the common line power-supply voltage and data-line power-supply voltage; and a drive control circuit which controls the turn-on and turn-off of then first switching elements, then second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which display elements are selectively brought to the displaying state and a discharge period in which the charge stored in the display elements is discharged. On the basis of control signals from the drive control circuit, the common line is brought to the selected state when the common line is connected to the low-voltage portion for common lines by turning on the first switching element and turning off the second switching element; the common line is brought to non-selected state when the common line is connected to the high-voltage portion for common lines by turning off the first switching element and turning on the second switching element; the data line is brought to the selected state when the data line is connected to the high-voltage portion for data lines by turning off the third switching element and turning on the fourth switching element; and the data line is brought to the non-selected state when the data line is connected to the low-voltage portion for data lines by turning on the third switching element and by turning off the fourth switching element.
In the display device, non-selected data lines or non-selected common lines are held to an intermediate voltage, so that the shoot-through current of the switching elements can be reduced. The display device can also reduce the difference between the voltage of selected or non-selected data line and common line and the voltage in the discharge period, resulting in fast light-emitting response.
Further, the display device may be controlled in such a way that the high-voltage portion for common lines is set to an intermediate voltage which is higher than the ground voltage and lower than the common line power-supply voltage, and the low-voltage portion for data lines is set to an intermediate voltage which is higher than the ground voltage and lower than the data-line power-supply voltage.
Furthermore, the display device may be controlled in such a way that a pair of the first switching element and the second switching element connected to the same common line is configured by a CMOS circuit, and a pair of the third switching element and the fourth switching element connected to the same data line is configured by a CMOS circuit.
Moreover, the display device may be controlled in such a way that the common line power-supply voltage of the high-voltage portion for common lines is set to a voltage lower than the data-line power-supply voltage of the high-voltage portion for data lines.
The display device holds the common line power-supply voltage lower than the data-line power-supply voltage, so that the low common line power-supply voltage results in reduced power consumption.
According to yet another aspect of the present invention, a method is used for driving a display device, wherein the display device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements; the display element at an intersection of a selected one of the n common lines and a selected one of the m data lines being kept at displaying state, the selected one of the n common lines being kept at selected state, the selected one of the m data lines being kept at selected state. The method comprises: controlling the turn-on and turn-off of the n first switching elements, the n second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which the display elements are selectively brought to the displaying state and a discharge period in which electrical charge stored in the display elements is discharged; turning on the first switching element and turning off the second switching element to connect the common line to the low-voltage portion for common lines when the common line is brought to the selected state; turning off both the first switching element and the second switching element to bring the common line to high-impedance state when the common line is brought to non-selected state; turning off the third switching element and turning on the fourth switching element to connect the data line to the high-voltage portion for data lines when the data line is brought to the selected state; and turning on the third switching element and turning off the fourth switching element to connect the data line to the low-voltage portion for data lines when the data line is brought to the non-selected state.
According to yet another aspect of the present invention, a method is used for driving a display device, wherein the display a device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements; the display element at an intersection of a selected one of the n common lines and a selected one of the m data lines being kept at displaying state, the selected one of the n common lines being kept at selected state, the selected one of the m data lines being kept at selected state. The method comprises: controlling the turn-on and turn-off of the n first switching elements, the n second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which the display elements are selectively brought to the displaying state and a discharge period in which electrical charge stored in the display elements is discharged; setting at least either the high-voltage portion for common lines or the low-voltage portion for data lines to an intermediate voltage which is higher than the ground voltage and lower than the common line power-supply voltage and data-line power-supply voltage; turning on the first switching element and turning off the second switching element to connect the common line to the low-voltage portion for common lines when the common line is brought to the selected state; turning off the first switching element and turning on the second switching element to connect the common line to the high-voltage portion for common lines when the common line is brought to non-selected state; turning off the third switching element and turning on the fourth switching element to connect the data line to the high-voltage portion for data lines when the data line is brought to the selected state; and turning on the third switching element and by turning off the fourth switching element to connect the data line to the low-voltage portion for data lines when the data line is brought to the non-selected state.
According to yet another aspect of the present invention, a driver circuit is provided in a display device, wherein the display device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements; the display element at an intersection of a selected one of the n common lines and a selected one of the m data lines being kept at displaying state, the selected one of the n common lines being kept at selected state, the selected one of the m data lines being kept at selected state. The driver circuit controls the turn-on and turn-off of the n first switching elements, the n second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which the display elements are selectively brought to the displaying state and a discharge period in which electrical charge stored in the display elements is discharged. On the basis of control signals from the driver circuit, the common line is brought to the selected state when the common line is connected to the low-voltage portion for common lines by turning on the first switching element and turning off the second switching element; the common line is brought to a non-selected state when the common line is brought to a high-impedance state by turning off both the first switching element and the second switching element; the data line is brought to the selected state when the data line is connected to the high-voltage portion for data lines by turning off the third switching element and turning on the fourth switching element; and the data line is brought to the non-selected state when the data line is connected to the low-voltage portion for data lines by turning on the third switching element and turning off the fourth switching element.
According to yet another aspect of the present invention, a driver circuit is provided in a display device, wherein the display device comprises: n common lines arranged in rows, where n is a positive integer; m data lines arranged in columns, where m is a positive integer; n×m display elements positioned at intersections of the n common lines and the m data lines; a low-voltage portion for common lines; a high-voltage portion for common lines, which supplies a common line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for common lines; a low-voltage portion for data lines; a high-voltage portion for data lines, which supplies a data-line power-supply voltage that is higher than a voltage supplied by the low-voltage portion for data lines; n first switching elements which are respectively connected to the n common lines and connect the common lines to the low-voltage portion for common lines during ON state; n second switching elements which are respectively connected to the n common lines and connect the common lines to the high-voltage portion for common lines during ON state of the n second switching elements; m third switching elements which are respectively connected to the m data lines and connect the data lines to the low-voltage portion for data lines during ON state of the m third switching elements; and m fourth switching elements which are respectively connected to the m data lines and connect the data lines to the high-voltage portion for data lines during ON state of the m fourth switching elements; the display element at an intersection of a selected one of the n common lines and a selected one of the m data lines being kept at displaying state, the selected one of the n common lines being kept at selected state, the selected one of the m data lines being kept at selected state. The driver circuit controls the turn-on and turn-off of the n first switching elements, the n second switching elements, the m third switching elements, and the m fourth switching elements in each scan period including a display period in which the display elements are selectively brought to the displaying state and a discharge period in which electrical charge stored in the display elements is discharged. On the basis of control signals from the drive control circuit, the common line is brought to the selected state when the common line is connected to the low-voltage portion for common lines by turning on the first switching element and turning off the second switching element; the common line is brought to non-selected state when the common line is connected to the high-voltage portion for common lines by turning off the first switching element and turning on the second switching element; the data line is brought to the selected state when the data line is connected to the high-voltage portion for data lines by turning off the third switching element and turning on the fourth switching element; and the data line is brought to the non-selected state when the data line is connected to the low-voltage portion for data lines by turning on the third switching element and by turning off the fourth switching element.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications will become apparent to those skilled in the art from the detailed description.
<First Embodiment>
As shown in
In addition, the display device of the first embodiment has a ground-voltage portion GND which supplies the ground voltage (i.e., ground potential) VG, a high-voltage portion 20 for common lines which supplies the predetermined common line power-supply voltage VC, which is higher than the ground voltage VG, and a high-voltage portion 30 for data lines which supplies the predetermined data-line power-supply voltage VS, which is higher than the ground voltage VG. The high-voltage portion 20 for common lines is a terminal connected to a portion to output the common line power-supply voltage VC of a power supply circuit (not shown). The high-voltage portion 30 for data lines is a terminal connected to a portion to output the data-line power-supply voltage VS of the power supply circuit (not shown). The data-line power-supply voltage VS is at least a voltage needed to illuminate the EL elements PE1,1 to PEm,n (more specifically, at least the sum of the minimum voltage (threshold voltage) needed to illuminate the EL elements and the voltage drop due to a current path other than the EL elements). Further, the voltages are generally set to be VS=VC, but VS>VC is also possible in the first embodiment.
Moreover, the display device of the first embodiment has a common line switching circuit 21, a data-line switching circuit 31, a drive control circuit 10 which controls the operations of the common line switching circuit 21 and the data-line switching circuit 31, and a constant-current output circuit 11 which is disposed between the high-voltage portion 30 for data lines and the data-line switching circuit 31.
The common line switching circuit 21 has n NMOS transistors 22 (individual NMOS transistors are denoted by references 221 to 22n) which are respectively connected to the n common lines COM1 to COMn arranged in rows and connect the common lines COM1 to COMn to the ground-voltage portion GND during ON state, and n PMOS transistors 23 (individual PMOS transistors are denoted by references 231 to 23n) which are respectively connected to the n common lines COM1 to COMn arranged in rows and connect the common lines COM1 to COMn to the high-voltage portion 20 for common lines during ON state. A pair of NMOS transistor 22 and PMOS transistor 23 connected to the same common line COM is configured by a single CMOS circuit 24 (individual CMOS circuits are denoted by references 241 to 24n). The common line switching circuit 21, however, may be comprised of either just PMOS transistors or just NMOS transistors, instead of the CMOS circuits 24.
In addition, the data-line switching circuit 31 has m NMOS transistors 32 (individual NMOS transistors are denoted by references 321 to 32m) which are respectively connected to m data lines SEG1 to SEGm arranged in columns and connect the data lines SEG1 to SEGm to the ground-voltage portion GND during ON state, and m PMOS transistors 33 (individual PMOS transistors are denoted by references 331 to 33m) which are respectively connected to m data lines SEG1 to SEGm arranged in columns and connect the data lines SEG1 to SEGm to the high-voltage portion 30 for data lines during ON state. A pair of NMOS transistor 32 and PMOS transistor 33 connected to the same data line SEG is configured by a single CMOS circuit 34 (individual CMOS circuits are denoted by references 341 to 34m) The data-line switching circuit 31, however, may be comprised of either just PMOS transistors or just NMOS transistors, instead of the CMOS circuits 34.
The drive control circuit 10 controls the turn-on and turn-off of the n NMOS transistors 221 to 22n, the n PMOS transistors 231 to 23n, the m NMOS transistors 321 to 32m, and the m PMOS transistors 331 to 33m on the basis of input signals, in each scan period (a time period P0 in
(Operation (1) of the First Embodiment)
Moreover, as shown in
As has been described above, in the operation (1) of the first embodiment, at the time point t2 in the common line switching circuit 21, the NMOS transistor 221 is switched from off to on, the PMOS transistor 231 is held off, and the reversal of the CMOS circuit 241 for common line (switching the NMOS transistor 221 from off to on and switching the PMOS transistor 231 from on to off, and vice versa) does not occur. Accordingly, the “shoot-through current of the CMOS circuit 241 for common line” (a current corresponding to the shoot-through current I11 in the example provided for comparison shown in
Furthermore, in the operation (1) of the first embodiment, at the time point t2 in the data-line switching circuit 31, the NMOS transistor 321 is switched from off to on, and the PMOS transistor 331 is switched from on to off while the non-selected common lines COM2 to COMn are held in the Hi-Z state, so that the “shoot-through current via non-selected EL elements” (current corresponding to I22, I23, and up in the example provided for comparison shown in
As has been described above, in the operation (1) of the first embodiment, at the time point t3 in the common line switching circuit 21, the NMOS transistor 221 is switched from on to off, the PMOS transistor 231 is held off, and the reversal of the CMOS circuit 241 does not occur. Accordingly, at the time point t3 in the common line switching circuit 21, the “shoot-through current of the CMOS circuit 241 for common line” does not flow. Moreover, at the time point t3 in the common line switching circuit 21, the NMOS transistors 222, 223, and up are held off, the PMOS transistors 232, 233, and up are held off, and the reversal of the CMOS circuits 242, 243, and up for common lines does not occur. Accordingly, at the time point t3, the “shoot-through current of the CMOS circuits 242, 243, and up for common lines” (current corresponding to I32, I33, and up in the comparison example shown in
Furthermore, in the operation (1) of the first embodiment, at the time point t3 in the data-line switching circuit 31, the NMOS transistor 321 is switched from off to on, and the PMOS transistor 331 is switched from on to off while the non-selected common lines COM2 to COMn are held in the Hi-Z state, so that the “shoot-through current via non-selected EL element” (current corresponding to I42, I43, and up in the comparison example shown in
In addition, the non-selected common lines COM1 and COM3 to COMn are held in the Hi-Z state at the time point t4 as in the case at the time point t2, so that the “shoot-through current via non-selected EL elements” does not flow.
As has been described above, in the operation (1) of the first embodiment, both the PMOS transistor and the NMOS transistor of the CMOS circuit 24 for common lines are switched off to bring the non-selected common lines to the Hi-Z state, so there is no reversal of the CMOS circuit 24 for common lines. Accordingly, the “shoot-through current of the CMOS circuit for common lines” as in the comparison example shown in
(Operation (2) of the First Embodiment)
As has been described above, in the operation (2) of the first embodiment, at the time point t2, the reversal of the CMOS circuit 241 for common line occurs, but the reversal of the CMOS circuits 242, 243, and up for common lines does not occur. Accordingly, at the time point t2, the “shoot-through current of CMOS circuit 241 for common line” flows, but the “shoot-through current of other CMOS circuits 242, 243, and up for common lines” does not flow.
Moreover, in the operation (2) of the first embodiment, at the time point t2, the NMOS transistor 321 is switched from on to off, and the PMOS transistor 331 is switched from off to on, but the non-selected common lines COM2 to COMn are brought to the common line power-supply voltage VC or Hi-Z state, so that the “shoot-through current via non-selected EL elements” is small.
As has been described above, in the operation (2) of the first embodiment, at the time point t3, the reversal of the CMOS circuit 241 occurs, but the reversal of the CMOS circuits 242, 243, and up does not occur. Accordingly, the “shoot-through current of CMOS circuits 242, 243, and up” does not flow at the time point t3.
Moreover, in the operation (2) of the first embodiment, at the time point t3, the NMOS transistor 321 is switched from off to on, and the PMOS transistor 331 is switched from on to off, but the non-selected common lines COM2 to COMn are held in the Hi-Z state, so that the “shoot-through current via non-selected EL elements” (current corresponding to I52, I53, and up in the comparison example shown in
In addition, at the time point t4 as in the case at the time point t2, the non-selected common lines COM1 and COM3 to COMn are held to the Hi-Z state or common line power-supply voltage VC, so that the “shoot-through current via non-selected EL elements” is small.
As has been described above, in the operation (2) of the first embodiment, the number of reversals of the CMOS circuit for common lines is reduced by bringing the non-selected CMOS circuit for common lines to the Hi-Z state. Accordingly, the “shoot-through current of CMOS circuit for common line” decreases, resulting in reduced power consumption. In addition, because the CMOS circuit for common lines is set to the common line power-supply voltage VC in the discharge period, the “shoot-through current via non-selected EL elements” can be reduced, resulting in reduced power consumption.
(Operation (3) of the First Embodiment)
As has been described above, in the operation (3) of the first embodiment, the reversal of the CMOS circuit 24 for common lines does not occur. Accordingly, at the time point t2, the “shoot-through current of CMOS circuit 24 for common lines” does not flow.
Moreover, in the operation (3) of the first embodiment, at the time point t2, the NMOS transistor 321 is switched from on to off, and the PMOS transistor 331 is switched from off to on, but the non-selected common lines COM2 to COMn are held to the ground voltage VG or the Hi-Z state, so that the “shoot-through current via non-selected EL elements” may flow.
As has been described above, in the operation (3) of the first embodiment, the reversal of the CMOS circuit 24 does not occur at the time point t3. Accordingly, the “shoot-through current of the CMOS circuit 24” does not flow at the time point t3.
In addition, in the operation (3) of the first embodiment, at the time point t3, the NMOS transistor 321 is switched from off to on, and the PMOS transistor 331 is switched from on to off, but the non-selected common lines COM2 to COMn are held to the Hi-Z state or ground voltage VG, so that the “shoot-through current via non-selected EL elements” may flow.
As has been described above, in the operation (3) of the first embodiment, the reversal of the CMOS circuit for common lines is prevented by bringing the non-selected CMOS circuit for common lines to the Hi-Z state. Accordingly, the “shoot-through current of the CMOS circuit for common lines” decreases, resulting in reduced power consumption.
(Operation (4) of the First Embodiment)
Further, in the operation (4) of the first embodiment, immediately before the start point t12 of the discharge period P11 (at the time point t11), the NMOS transistor 32 is switched from off to on, the PMOS transistor 33 is switched from on to off, and the data line is connected to the ground voltage VG; and these states are maintained until immediately after the end point t13 of the discharge period (at the time point t14); and the data line to be selected is connected to the high-voltage portion 30 for data lines by turning off the NMOS transistor 32 and turning on the PMOS transistor 33, of the data line to be selected immediately after the discharge period (at the time point t14). In other words, the reversal of the CMOS circuit 34 for data lines occurs at the time point (t11) which is a specified time period ts1 earlier than the start point t12 of the discharge period P11 and at the time point (t12) which is a specified time period ts2 later than the end point t13 of the discharge period P11, which are the time period when the non-selected common lines are held to the Hi-Z state.
As has been described above, in the operation (4) of the first embodiment, at the time point t11, the NMOS transistor 321 is switched from on to off, and the PMOS transistor 331 is switched from off to on, but the common lines COM2 to COMn are held in the Hi-Z state, so that the “shoot-through current via non-selected EL elements” does not flow.
As has been described above, in the operation (4) of the first embodiment, the reversal of the CMOS circuit 24 does not occur. Accordingly, the “shoot-through current of the CMOS circuit 24” for common lines does not flow at the time point t12.
As has been described above, in the operation (3) of the first embodiment, the reversal of the CMOS circuit 24 for common lines does not occur at the time point t13. Accordingly, the “shoot-through current of CMOS circuit 24 for common lines” does not flow at the time point t13.
As has been described above, in the operation (4) of the first embodiment, at the time point t14, the NMOS transistor 321 is switched from on to off, and the PMOS transistor 331 is switched from off to on, but the common lines COM2 to COMn are held in the Hi-Z state, so that the “shoot-through current via non-selected EL elements” does not flow.
As has been described above, in the operation (4) of the first embodiment, the reversal of the CMOS circuit for data lines occurs while the common line COM is in the Hi-Z state, so that the “shoot-through current via non-selected EL elements” does not flow, resulting in reduced power consumption.
The operation (4) of the first embodiment corresponds to an example in which the reversal timing of the CMOS circuit for data lines in the operation (3) of the first embodiment described above is shifted by the time periods ts1 and ts2, and the reversal timing of the CMOS circuit for data lines of this type may be applied to the operations (1) and (2) of the first embodiment described above.
<Second Embodiment>
(Operation (1) of the Second Embodiment)
In the operation (1) of the second embodiment, because the non-selected data lines are set to the intermediate voltage VSI, the difference in voltage from the voltage VS of the selected data line is smaller than when the non-selected data lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit 34 for data lines” which is incident to the reversal of the CMOS circuit 34 for data lines. In addition, the difference between the voltage VS at the selection of a data line and the voltage (intermediate voltage VSI) of the data line in the discharge period is reduced, resulting in a faster light-emitting response. The operation (1) of the second embodiment is the same as the operation (1) of the first embodiment described earlier, except for the points described above.
(Operation (2) of the Second Embodiment)
Because the non-selected data lines are set to the intermediate voltage VSI in the operation (2) of the second embodiment, the difference in voltage from the voltage VS of a selected data line becomes smaller than when the non-selected data lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit 34 for data lines” which is incident to a reversal of the CMOS circuit 34 for data lines. In addition, the difference between the voltage VS at the selection of a data line and the voltage (intermediate voltage VSI) of the data line in the discharge period is reduced, resulting in a faster light-emitting response. The operation (2) of the second embodiment is the same as the operation (2) of the first embodiment described earlier, except for the points described above.
(Operation (3) of the Second Embodiment)
Because the non-selected data lines are set to the intermediate voltage VSI in the operation (3) of the second embodiment, the difference in voltage from the voltage VS of the selected data line is smaller than when the non-selected data lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit 34 for data lines” which is incident to a reversal of the CMOS circuit 34 for data lines. In addition, the difference between the voltage VS at the selection of a data line and the voltage (intermediate voltage VSI) of the data line in the discharge period is reduced, resulting in a faster light-emitting response. The operation (3) of the second embodiment is the same as the operation (3) of the first embodiment described earlier, except for the points described above.
(Operation (4) of the Second Embodiment)
Because the non-selected data lines are set to the intermediate voltage VSI in the operation (4) of the second embodiment, the difference in voltage from the voltage VS of the selected data line becomes smaller than when the non-selected data lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit 34 for data lines” incident to a reversal of the CMOS circuit 34 for data lines. In addition, the difference between the voltage VS at the selection of a data line and the voltage (intermediate voltage VSI) of the data line in the discharge period is reduced, resulting in a faster light-emitting response. The operation (4) of the second embodiment is the same as the operation (4) of the first embodiment described earlier, except for the points described above.
<Third Embodiment>
Because the non-selected data lines are set to the intermediate voltage VSI in the operation of the third embodiment, the difference in voltage from the voltage VS of the selected data line becomes smaller than when the non-selected data lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit 34 for data lines” which is incident to a reversal of the CMOS circuit 34 for data lines. In addition, because the non-selected common lines are set to the intermediate voltage VCI, the difference in voltage from the voltage VC of the selected common line becomes smaller than when the non-selected common lines are set to the ground voltage VG, thereby reducing the “shoot-through current of the CMOS circuit for common lines.” Moreover, the difference between the voltage of the selected or non-selected data line and common line and the voltage in the discharge period is reduced, resulting in a faster light-emitting response. In the third embodiment, the reversal timing of the CMOS circuit for data lines may be shifted as in the operation (4) of the first embodiment described earlier. The operation of the third embodiment is the same as the operation of the first embodiment or second embodiment described earlier, except for the points described above.
<Fourth Embodiment>
<Fifth Embodiment>
The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of following claims.
Number | Date | Country | Kind |
---|---|---|---|
2001/260918 | Aug 2001 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4652872 | Fujita | Mar 1987 | A |
4967100 | Okutsu et al. | Oct 1990 | A |
5517207 | Kawada et al. | May 1996 | A |
5838289 | Saito et al. | Nov 1998 | A |
6323851 | Nakanishi | Nov 2001 | B1 |
6847193 | Sakuragi | Jan 2005 | B1 |
Number | Date | Country |
---|---|---|
11143429 | May 1999 | JP |
11305728 | Nov 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20030043127 A1 | Mar 2003 | US |