Claims
- 1. A matrix switch characterized by comprising a matrix switch main body, a preprocessing block provided on an input side of said matrix switch main body, and a postprocessing block provided on an output side of said matrix switch main body, whereineach of said preprocessing block, said matrix switch main body and said postprocessing block comprises a circuit, which parallel-converts a line input with each setting bit width, performs a bit stream operation in the setting bit width, serially converts it, and performs line output, respectively, and said matrix switch main body is divided into said setting bit width parallel-converted with said preprocessing block and switching-control is performed.
- 2. The matrix switch according to claim 1, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 3. The matrix switch according to claim 2, characterized in thatsaid preprocessing block comprises a first monitor block, which monitors an input data and a first P-AIS insertion block, which inserts a P-AIS signal into the input data when abnormality of the input data is detected by said first monitor block, at a previous stage of said first parallel conversion block, said matrix switch block comprises a second monitor block, which monitors an input data and a fixed data insertion block, which inserts fixed data into the input data when abnormality of input data is detected by said second monitor block, at a previous stage of said second parallel conversion block, and said postprocessing block comprises a third monitor block, which is provided at a previous stage of said third parallel conversion block and monitors an input data, a fourth monitor block, which is provided at a latter stage of said third parallel conversion block and detects a fixed data inserted by said fixed data insertion block, a first logical sum block, which outputs a logical sum of outputs from said third monitor block, a second logical sum block, which outputs a logical sum of outputs from said first logical sum block and said fourth monitor block, and a P-AIS insertion block, which inserts a P-AIS signal into an output signal from said third monitor block according to the output from said second logical sum block.
- 4. The matrix switch according to claim 1, characterized in that said preprocessing block comprises an elastic buffer to an input terminal thereof.
- 5. The matrix switch according to claim 4, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 6. The matrix switch according to claim 4, characterized in that said matrix switch block comprises an elastic buffer to an input terminal thereof.
- 7. The matrix switch according to claim 6, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 8. The matrix switch according to claim 1, characterized in that said matrix switch block comprises an elastic buffer to an input terminal thereof.
- 9. The matrix switch according to claim 8, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 10. Matrix switch characterized by comprising:a preprocessing block having j preprocessing basic blocks (n=i×j: where, n, i, j, and k are natural numbers), wherein a block including n first parallel conversion blocks, which perform i-bit parallel conversion of bit serial data of each of n input lines, and an i first multiplex blocks, which multiplex a k-th bit (1≦k≦i) of data, which performs i-bit parallel conversion with said first parallel conversion block for i input lines, are assumed to be one of said preprocessing basic blocks; a matrix switch block having i matrix switch basic blocks (where, m and q are natural numbers), wherein j second parallel conversion blocks, which performs i-bit parallel conversion of the data of the j input lines processed by said preprocessing block, m selection blocks, which selects one data from i×j data in which i-bit parallel conversion is performed with said second parallel conversion block, and q second multiplex blocks, which multiplex i-lines of the data selected with said selection block, are assumed to be one of said matrix switch basic blocks; and a postprocessing block having p postprocessing basic blocks (m=i×q), wherein said third parallel conversion block, which performs i-bit parallel conversion of q×i data output from said matrix switch block, and a third multiplex block, which multiplexes i input lines of k-th bit of data in which i-bit parallel conversion is performed with said third parallel conversion block are assumed to be one of said postprocessing basic blocks.
- 11. The matrix switch according to claim 10, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 12. The matrix switch according to claim 10, characterized in that said matrix switch block comprises an elastic buffer to an input terminal thereof.
- 13. The matrix switch according to claim 12, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 14. The matrix switch according to claim 10, characterized in that said preprocessing block comprises an elastic buffer to an input terminal thereof.
- 15. The matrix switch according to claim 14, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 16. The matrix switch according to claim 14, characterized in that said matrix switch block comprises an elastic buffer to an input terminal thereof.
- 17. The matrix switch according to claim 16, characterized in that said postprocessing block comprises an elastic buffer to an input terminal thereof.
- 18. A matrix switch characterized in that a line input is parallel-converted with a predetermined bit width, and a selection processing is performed with a plurality of matrix switch main bodies having a width corresponding to each of plurality of bit widths, thereafter a serial conversion is performed and a serial-converted signal is output.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-319158 |
Nov 1998 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of Application No. PCT/JP99/06222, filed Nov. 9, 1999.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
8-88872 |
Apr 1996 |
JP |
10-254842 |
Sep 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP99/06222 |
Nov 1999 |
US |
Child |
09/613456 |
|
US |