1. Field of the Invention
Generally, the present disclosure relates to highly sophisticated semiconductor structures, in particular to a resistor which is structured so as to use a reduced surface, and to a manufacturing method thereof. Further, the disclosure relates to the integration of such resistors in a manufacturing flow also optionally comprising the manufacturing of vertically arranged transistors, such as FinFETS.
2. Description of the Related Art
The fabrication of advanced integrated circuits, such as CPUs, storage devices, application specific integrated circuits (ASICs) and the like, requires the formation of a large number of circuit elements on a given chip area according to a specified circuit layout. Among the various elements, resistors are often needed.
Planar resistors, obtained by depositing a film of material onto the wafer, have been known. The deposited material may be of several kinds, but resistors, in particular those at the gate level, have generally been manufactured from polysilicon.
In view of further device scaling based on well-established materials, new transistor configurations have been proposed, in which a “three dimensional” architecture is provided in an attempt to obtain a desired channel width, while, at the same time, superior controllability of the current flow through the channel is preserved. To this end, so-called FinFETs have been proposed in which a thin sliver or fin of silicon is formed in a thin active layer of a silicon-on-insulator (SOI) or a standard silicon substrate, wherein, on both sidewalls and, if desired, on a top surface, a gate dielectric material and a gate electrode material are provided, thereby realizing a multiple gate transistor whose channel may be fully depleted.
FinFETs generally require the use of so-called high-k metal gates, implying that the material for the gate insulator is a high-k material and that a metal is used for the gate itself. This, in turn, implies that the polysilicon, which was previously employed for the manufacturing of resistors at the gate level, may not be available in the process flow any longer, and may be replaced by the metal used for the gate.
Metal is, however, less suitable for realizing resistors, in particular resistors having high resistance values, as metal generally has a conductivity higher than polysilicon.
As the resistors are generally realized by a flat layer of material, the larger area resulting from the use of metal instead of polysilicon has a directly negative impact on the surface area of the wafer occupied by the resistor. As the surface area of the wafer used by each chip is directly related to the price thereof, it is important to limit use of a wafer's surface area as much as possible.
Even if a material other than metal is used for the gate of the FinFET and for the resistor, or for the resistor alone, a flat resistor still has the disadvantage of using a large surface area, thus increasing the costs for the chip carrying the resistor.
In view of the situation described above, the present disclosure relates to semiconductor structures and manufacturing techniques thereof comprising a resistor which is configured so as to occupy a small wafer's surface area and optionally to be made at the same level of a transistor gate.
The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure solves the above-mentioned problems by using a vertically structured meander resistor. In particular, the resistor may be provided with a plurality of vertical resistive surfaces, connected to each other in a meander manner. In an embodiment provided with, for instance, three vertical surfaces, the top section of a first vertical surface is connected to the top section of a neighboring second vertical surface, while the bottom section of the second vertical surface is connected to the bottom of a third vertical surface, neighboring the second vertical surface. In this manner, the resistor realized by the three vertical surfaces, more precisely starting at the bottom of the first vertical surface and ending at the top of the third vertical surface, has a length corresponding to the combined length of the three vertical surfaces, while the area occupied on the wafer's horizontal surface is only corresponding to the thickness of the three vertical surfaces, and to the length of the parts connecting the first to the second and the second to the third vertical surfaces.
In other words, as the resistor develops in the vertical direction instead of the horizontal one, it is possible to achieve any desired length with minimum surface area consumption. This may not only compensate for the increased length necessary due to the use of a metallic layer instead of a polysilicon one, but can also result in a vertical meander metallic resistor according to the present invention occupying a surface area smaller than a horizontal polysilicon resistor having the same nominal resistance value.
One illustrative method disclosed herein may relate to a semiconductor structure comprising a resistor, at least part of the resistor forming a meandering shape in a vertical direction with respect to a substrate of the semiconductor structure.
One further illustrative method disclosed herein may relate to a semiconductor manufacturing process comprising a step for realizing at least one first fin, and a step for realizing a resistor comprising a meandering shape in a vertical direction based on the at least one first fin.
Thanks to the above-mentioned approaches, even when using a metal layer, such as one used for the gate of FinFETs, it is possible to obtain required resistance levels, by using the appropriate length of metal layer, without negatively impacting the amount of wafer's surface used. This optionally makes it possible to use the same metallic layer for the manufacturing of the resistor and for the manufacturing of the gate of the FinFETs, thus allowing the manufacturing of the resistor by using only process steps already present in the FinFET manufacturing line.
Still further, the vertical meandering of the resistor may be achieved by using vertical fins as supporting structures. As the tools for realizing the vertical fins are already part of the manufacturing line, no additional costs are needed. Still further, the fins acting as support structure for the resistors and those acting as channels for the FinFETs could be realized in parallel, so as to limit the amount of process steps required.
Additionally, as the resistor is realized at the bottom layer of the semiconductor stack, the vertical meandering can be much more exploited than at higher levels in the semiconductor stack. That is, the vertical dimension of the vertical surfaces is limited on their top part by the placement of interconnecting layers and others, but can be extended as much as desired on their bottom part, since the substrate has usually a thickness several order of magnitude bigger than the thickness of the functional layers realized thereon.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a-bis schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b-bis schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments;
b schematically illustrates a cross-sectional view along section A-A′ of
a schematically illustrates a top view of a semiconductor structure, according to illustrative embodiments; and
b schematically illustrates a cross-sectional view along section A-A′ of
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Various embodiments of the invention are described below. In the interest of clarity, not all features of actual implementations are described in the specification. It will, of course, be appreciated that, in the development of any such actual embodiments, numerous implementations and specific decisions must be made to achieve the developer's specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development might, therefore, be complex and time consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefits of this disclosure.
The following embodiments are described in sufficient detail to enable those skilled in the art to make use of the invention. It is to be understood that other embodiments would be evident, based on the present disclosure, and that system, structure, process or mechanical changes may be made without departing from the scope of the present disclosure. In the following description, numeral-specific details are given to provide a thorough understanding of the disclosure. However, it will be apparent that the embodiments of the disclosure may be practiced without the specific details. In order to avoid obscuring the present disclosure, some well-known circuits, system configurations, structure configurations and process steps are not disclosed in detail.
The present disclosure will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details which are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary or customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition shall be expressively set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
a illustrates a top view of a semiconductor structure 1 while
As can be seen in
Although not shown in
a and 2b schematically illustrate a semiconductor structure 2 resulting from further processing of the semiconductor structure 1. The views along which
a and 3b schematically illustrate a semiconductor structure 3 resulting from further processing of the semiconductor structure 2. The views along which
a and 4b schematically illustrate a semiconductor structure 4 resulting from further processing of the semiconductor structure 3. The views along which
a and 5b schematically illustrate a semiconductor structure 5 resulting from further processing of the semiconductor structure 4. The views along which
a and 6b schematically illustrate a semiconductor structure 6 resulting from further processing of the semiconductor structure 5. The views along which
It should be noted here that, as it will be clear to those skilled in the art, this is not the only possible manufacturing method for realizing the vertical fins 101-105 in a semiconductor substrate 100. In alternative embodiments, the fins could be vertically grown on top of the substrate 100. Still alternatively, they may be realized by a standard lithographic approach. For the purpose of the present invention, any technology that can realize vertical structures on a substrate may be employed, while the one described above is only one possible implementation.
Moreover, although five vertical fins 101-105 have been illustrated in the present embodiment, the present invention is not limited thereto and any number of fins may be realized instead, as it will be clear to those skilled in the art.
Although not illustrated, at this point, an optional fin isolation implant could be carried out. In one embodiment, a fin diode may be created for avoiding a leakage down through the fin into the substrate. This could be achieved, for instance, by a fin isolation implantation.
a and 7b schematically illustrate a semiconductor structure 7 resulting from further processing of the semiconductor structure 6. The views along which
As can be seen in
a and 8b schematically illustrate a semiconductor structure 8 resulting from further processing of the semiconductor structure 7. The views along which
Additionally, although in the illustrated example of
a and 9b schematically illustrate a semiconductor structure 9 resulting from further processing of the semiconductor structure 8. The views along which
Moreover, illustrated in
In particular, due to the ion implant IB, the meander resistive layer 141 may have a resistance, for instance, in the range of 300-1000 Ohm/sq or with a preferred value of 600 Ohm/sq. In this manner, although a single material is used at first for regions 141 and 142, namely conducting material 140, the regions 141 and 142 can have different resistivity values with respect to each other. The ion implant IB is, however, not necessary and the invention could be carried out as well without it. In such embodiments, the resistor would be made of the same material as conducting layer 140.
Although the mask 180 has been defined as a new mask compared to the mask 161-164, the present invention is not limited thereto and, in the specific example of
At this manufacturing step, the vertically meandering resistor can be considered to be already realized. In particular, thanks to the presence of the resistive layer 141 having a vertically developing meander structure based on the supporting geometry of the fins 101-103, a resistor going from point B to point C is present in the semiconductor structure 9. Advantageously, the resistor occupies a reduced surface area of the semiconductor structure 9 along directions X and Z thanks to the vertical extension in the Y direction of the fins 101-103 on top of which the resistor is realized. In this manner, in a small surface area of the semiconductor structure 9, it is possible to realize a resistor having an area substantially wider than the surface area it occupies on the wafer.
As will be clear to those skilled in the art, the thickness of the vertically meandering resistive layer 141 may be controlled by controlling the width W3 of the trenches 171-174. Still additionally, it may be controlled by controlling the thickness in the Y direction of the meander resistive layer 141. This may be done, for instance, by controlling the duration of the etching step resulting in the depth of the trenches 171-174 and by subsequently proceeding to a planarization of the meander resistive layer 141 along direction X following the removal of the mask 161-164. Still additionally, the thickness in the Y direction of the meander resistive layer 141, particularly on the region above the fins 101-103, may also be controlled by controlling the thickness T4 (see
a and 10b schematically illustrate a semiconductor structure 10 resulting from further processing of the semiconductor structure 9. The views along which
Generally, in an embodiment, the FinFET itself can then subsequently be built based on a replacement metal gate flow or a gate first, where the insulation layer will protect the resistor, and, on the FinFET areas, the hard mask/insulation layer will be removed for the process steps that are necessary only for the FinFET structure.
a and 11b schematically illustrate a semiconductor structure 11 resulting from further processing of the semiconductor structure 10. The views along which
Also illustrated in
In this manner, the finalization of resistor R can be completed by connecting elements thereto, particularly to points B and C illustrated in
a-bis and 11b-bis schematically illustrate a semiconductor structure 11bis resulting from further processing of the semiconductor structure 10. The views along which
Generally, this is mainly valid for an n gate first approach aiming to build a FinFET on an HKMG first scheme, where the poly can be removed immediately after the resistor hard mask. For the full replacement gate process, this poly can be used as a dummy poly and can be patterned in a standard easy way.
a and 12b schematically illustrate a semiconductor structure 12 resulting from further processing of the semiconductor structure 11bis. The views along which
a and 13b schematically illustrate a semiconductor structure 13 resulting from further processing of the semiconductor structure 12. The views along which
In some embodiments, re-building the FinFET with new layers instead of using the layers 150 and 142 can optionally be preferred, in order to make the device more versatile from a technology integration point of view.
In the resistor R, contacts 271 and 272 are also realized, for accessing the resistor R. Such contacts, although not illustrated, can also be realized for the resistor R in
Alternatively, although not illustrated, the end C of the resistor can be directly connected to the gate, source or drain of the FinFET F, while the end B can be connected via a contact 271 (see
Spacers 210 and 230 correspond to the same elements in
In the above-described embodiment, the height T3 (see
Still further, although all of fins 101-103 have been described above as having the same height, the present invention is not limited thereto. Alternatively, or in addition, some of the fins 101-103 could have heights different from some other of the fins 101-103. This could be, for instance, exploited when the etching of the fins is not the same for those on the periphery, such as 101 and 103, and for those in the center, such as 102. In this case, the difference of etching efficiency could be taken into account when determining the length of the resistor, instead of adding dummy fins outside of the fins 101 and 103 so as to equalize their height with that of fin 102.
Additionally, although the fins 101-105 have all been described as being made of semiconductor material, the present invention is not limited thereto. In particular, fins used for the implementation of the resistor, such as the fins 101-103, do not necessarily need to be made of semiconductor material and could be made as well of insulating material, conducting material or a combination of any of those. One advantage of using a semiconductor material for all fins 101-105 consists in that the fins can all be realized at a single stage and subsequently be used both for the realization of the resistor R and the FinFET F.
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.