S. Whitaker, J. Canaris and K. Liu, "SEU Hardened Memory Cells For A CCSDS Reed Solomon Encoder", IEEE Transactions on Nuclear Science, vol. 38, No. 6, pp. 1471-1477, Dec. 1991. |
L. Rocket, "An SEU Hardened CMOS Data Latch Design", IEEE Transactions on Nuclear Science, vol. 35, No. 6, pp. 1682-1687, Dec. 1988. |
S. E. Diehl, J. E. Vinson, B. D. Shafer and T. M. Mnich, "Considerations For Single Event Immune VLSI Logic", IEEE Transactions on Nuclear Science, vol. NS-30, No. 6, pp. 4501-4507, Dec. 1983. |
J. F. Leavy, L. F. Hoffman, R. W. Shovan and M. T. Johnson, "Upset Due to a Single Particle Caused Propagated Transient in a Bulk CMOS Microprocessor", IEEE Transactions on Nuclear Science, vol. 38, No. 6, pp. 1493-1499, Dec. 1991. |
Y. Savaria, J. F. Hayes, N. C. Rumin and V. K. Agarwal, "A Theory for the Design of Soft-Error-Tolerant VLSI Circuits", IEEE Journal of Selected Areas in Communications, vol. SAC-4, No. 1, pp. 15-23, Jan. 1986. |
Y. Savaria, N. C. Rumin, J. F. Hayes and V. K. Agarwal, "Soft-Error Filtering: A Solution to the Reliability Problem of Future VLSI Digital Circuits", Proceedings of the IEEE, vol. 74, No. 5, pp. 669-683, May 1988. |
S. M. Kang and D. Chu, "CMOS Circuit Design for Prevention of Single Event Upset", Proceedings of 1986 International Conference on Computer Design, Port Chester, N.Y., 1986. |