With the continuous improvement of computing speed, computing capacity and other requirements, the requirement of the application side for the storage density of the memory is increasingly higher. In order to meet the increasing storage density requirement of the application side, seeking a memory that is beneficial to integration is a subject that those skilled in related art need to solve.
The disclosure relates to the field of semiconductor technology, in particular to a memory and a method for manufacturing the same.
In view of this, embodiments of the disclosure provide a memory and a method for manufacturing the same.
According to the first aspect of the embodiments of the disclosure, a memory is provided. The memory includes a substrate, a plurality of bit lines, a plurality of active pillars, a plurality of word lines, and a plurality of capacitors and a plurality of connecting pads.
The plurality of bit lines are located on the substrate. The plurality of bit lines are parallel to each other and extend in a first direction.
The plurality of active pillars are located on the bit lines. Bottom ends of the active pillars are connected to the bit lines.
The plurality of word lines are parallel to each other and extend in a second direction. The word lines surround outer sidewalls of the active pillars and expose top ends of the active pillars. The active pillars and the word lines jointly constitute vertical memory transistors of the memory.
Each of the capacitors is located on each of the active pillars. Each of the connecting pads is located between the active pillar and the capacitor for electrically connecting the active pillar and the capacitor.
The first direction and the second direction are perpendicular to each other. The plurality of active pillars are arranged in hexagonal array.
According to the second aspect of the embodiments of the disclosure, a method for manufacturing a memory is provided. The method includes the following operations.
A substrate is provided.
A plurality of active pillars are formed. The plurality of active pillars are disposed on the substrate and arranged in hexagonal array.
A plurality of bit lines are formed. The bit lines are parallel to each other and extend in a first direction, and bottom ends of the active pillars are connected to the bit lines.
Connecting pads are formed. Each of the connecting pads is disposed at a top of each of the active pillars and electrically connected with the active pillars.
A plurality of word lines are formed. The word lines are parallel to each other and extend in a second direction perpendicular to the first direction. The word lines surround outer sidewalls of the active pillars and expose top ends of the active pillars and the connecting pads. The active pillars and the word lines jointly constitute vertical memory transistors of the memory.
A plurality of capacitors are formed. Each of the capacitors is disposed on and electrically connected with each of the connecting pads.
Parts of additional aspects and advantages of the disclosure will be set forth in the following description, and the part will become apparent from the following description or will become apparent through the practice of the disclosure.
Exemplary embodiments of the disclosure will be described in more detail below with reference to the accompanying drawings. Although the exemplary embodiments of the disclosure are shown in the accompanying drawings, it is to be understood that the disclosure may be implemented in various forms and should not be limited to the specific embodiments set forth herein. These embodiments are provided for the purpose that the disclosure will be more thorough understood and the scope of the disclosure will be fully conveyed to those skilled in the art.
In the drawings, the dimensions of layers, regions, elements and their relative dimensions may be exaggerated for clarity. The same reference numeral denotes the same elements throughout the text.
It should be understood that when an element or a layer is referred to as “on”, “adjacent to”, “connected to”, or “coupled to” another element or layer, it may be directly on the other element or layer, adjacent to the other element or layer, or connected to or coupled to the other element or layer, or there may be an intermediate element or layer therebetween. On the contrary, when an element is described as “directly on”, “directly adjacent to”, “directly connected to” or “directly coupled to” another element or layer, there is no intermediate element or layer therebetween. It should be understood that although the terms “first”, “second”, “third”, and the like may be used to describe various elements, components, regions, layers and/or parts, these elements, components, regions, layers and/or parts should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or part from another element, component, region, layer or part. Therefore, without departing from the teaching of the disclosure, a first element, component, region, layer or part discussed hereinafter may be expressed as a second element, component, region, layer or part. While discussing a second element, component, region, layer or part, it does not imply that a first element, component, region, layer or part is necessarily present in the disclosure.
Spatial relationship terms such as “below”, “under”, “lower”, “beneath”, “above”, and “upper” may be used herein for convenience to describe a relationship between one element or feature and another element or feature illustrated in the figures. It should be understood that, the spatial relationship terms tend to further include different orientations of devices in use and operation in addition to the orientation shown in the drawings. For example, if the device in the drawings is turned over, an element or feature described as being “under” or “beneath” or “below” another elements or features will be oriented to be “on” the other elements or features. Therefore, the exemplary terms “under” and “below” may include both up and down orientations. The device may also include additional orientations (e.g. rotation for 90 degrees or other orientations) and the spatial terms used herein are interpreted accordingly.
The terms used herein are intended to describe specific embodiments only and are not to be a limitation of the disclosure. As used herein, the singular forms of “a/an”, “one” and “said/the” are also intended to include the plural forms, unless the context clearly indicates otherwise. It should be further understood that the terms “consist of” and/or “comprise/include” used in the specification mean that the stated features, integers, steps, operations, elements and/or components are present, but the presence or addition of one or more other features, integers, steps, operations, elements, components and/or combinations is not excluded. As used herein, the term “and/or” includes any of the listed items and all combinations thereof.
The disclosure provides a memory.
The plurality of bit lines 301 are located on the substrate 100. The plurality of bit lines 301 are parallel to each other and extend in a first direction.
The plurality of active pillars 304 are located on the bit lines 301, and bottom ends of the active pillars 304 are connected to the bit lines 301.
The plurality of word lines 302 are parallel to each other and extend in a second direction. The word lines 302 surround outer sidewalls of the active pillars 304, and expose top ends of the active pillars 304 (referring to
Each of the capacitors 303 is located on each of the active pillars 304. Each of the connecting pads 306 is located between the active pillar 304 and the capacitor 303 for electrically connecting the active pillar 304 and the capacitor 303.
The first direction and the second direction are perpendicular to each other. The plurality of active pillars 304 are arranged in a hexagonal array manner.
In practice, the substrate 100 may be, for example, a substrate of an elemental semiconductor material (for example, silicon (Si) substrate, germanium (Ge) substrate, etc.), a substrate of a composite semiconductor material (for example, silicon germanium (SiGe) substrate, etc.), or a silicon on insulator (SOI) substrate, a germanium on insulator (GeOI) substrate, or the like. In a specific embodiment, the substrate 100 is a silicon-on-insulator (SOI) substrate. Vertical transistors are disposed on the SOI substrate, such that the capacitance of the bit lines can be reduced, and further a ratio of Cs/Cbl can be increased to improve an access domain, in which Cs refers to the capacitance of a single capacitor cell and Cbl is the capacitance of the whole bit lines.
In an embodiment, the bit lines 301 and the active pillars 304 may include a same material, such as a semiconductor material, including but not limited to silicon (Si), silicon germanium (SiGe), zinc oxide (ZnO), or Group III-V semiconductor materials, etc. In some embodiments, the bit lines 301 may include heavy doped regions, regions of the active pillars 304 surrounded and covered by the word lines 302 include channel doped regions, upper regions and lower regions of the active pillars 304 not surrounded and covered by the word lines 302 include source/drain doped regions. The upper portions and lower portions may serve as source/drains or drain/sources of the vertical transistors, respectively. A doping type of the channel doped regions is opposite to a doping type of the source-drain doped regions. In practice, the bit lines 301 and the active pillars 304 may be formed in a same semiconductor material by etching, to realize the connection of the bottom ends of the active pillars 304 with the bit lines 301. In other embodiments, the bit lines 301 and the active pillars 304 may include different materials. For example, the bit lines 301 and the active pillars 304 may include different semiconductor materials, or the bit lines 301 include a metal material and the active pillars 304 include a semiconductor material. In some embodiments, a connecting piece may also be include between each of the bit lines 301 and each of the active pillars 304, through which the bit line 301 and the active pillar 304 are electrically connected, thereby reducing the contact resistance between the bit line 301 and the active pillar 304.
In practice, a material of the word lines 302 may include a conductive material. The conductive material includes, but is not limited to tungsten (W), cobalt (Co), copper (Cu), aluminum (Al), polysilicon, a doped silicon, a silicide, or any combination thereof.
A material of the connecting pads 306 may include, but is not limited to a metal silicide, specifically such as tungsten silicide, cobalt silicide, and the like. According to the embodiment of the disclosure, a metal silicide material is selected for serving as the material of the connecting pads, since the characteristics of resistance and the high melting point of the metal silicide, RC resistance can be reduced, and meanwhile adapting to a process for forming capacitor at high temperature can be allowed.
In some other embodiments, each of the connecting pads 306 may include a multi-layer structure, and materials of respective layers of the multi-layer structure are different. The arrangement of the multi-layer structure allows the resistance and the melting point of the metal silicide material to be flexibly adjusted, so as to obtain a best device performance and a good process.
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In a specific embodiment, as shown in
In some embodiments, a ratio of the height of the second connecting pad 306-2 along the third direction to a height of a portion of the active pillars 304 above the word lines along the third direction is 0.5-0.75, such as 0.55, 0.6 and 0.68. Two adjacent ones of the second connecting pads 306-2 and a dielectric layer or a semiconductor layer between the two adjacent second connecting pads 306-2 may form a large parasitic capacitance, which is unfavorable to the device performance. When the ratio is greater than 0.75, the above-mentioned parasitic capacitance is larger, which has a greater influence on the device performance. When the ratio is less than 0.5, it will be difficult to obtain the optimal effect of reducing the resistance.
In some embodiments, the second connecting pad 306-2 may be disposed only on one side of the active pillar 304. The second connecting pad is only disposed on one side of the active pillar, while the second connecting pad on the other side is absent, such that a formation of the parasitic capacitor can be reduced, which is beneficial to the electrical performance of the device.
In the embodiment shown in
In some embodiments, as shown in
In an embodiment, one of the vertical memory transistors and the capacitor 303 located on the vertical memory transistor constitute a memory cell, and a cell size of the memory cell is 4F2. For example, the memory cells may include two lithographic features (2F) on a vertical axis crossed with two lithographic features on a horizontal axis to produce the memory cell within four lithographic features squared (4F2). Here, the cell size is a size of an occupied area of the memory cell on the substrate 100. Specifically, as shown in
In an embodiment, as shown in
In some embodiments, as shown in
In practice, the material of the contact layers 307 includes, but is not limited to a metal silicide, specifically, such as tungsten silicide, cobalt silicide, etc. The metal silicide material with a high melting point can reduce the resistance of the bit lines, and meanwhile can allow sustaining a high temperature capacitor process. In the embodiment where the sidewalls of each of the contact layers 307 are in contact with the sidewalls of the active pillars 304, the contact layers 307 are in contact with the active pillars 304, which can further reduce the contact resistance between the bit lines 301 and the active pillars 304.
In some embodiments, the materials of the contact layers 307 and the connecting pads 306 may be the same, which allows the contact layers 307 and the connecting pads 306 to be simultaneously formed at the same time, thereby simplifying the operations and saving the process.
In some specific embodiments, as shown in
In some embodiments, a ratio of the height of the vertical portions along the third direction to the height of the bit lines along the third direction is 0.6-0.9, such as and 0.85. When the ratio is greater than 0.9, a large parasitic capacitor may be formed between two adjacent ones of the vertical portions and a dielectric layer and a semiconductor layer between the two adjacent vertical portions, which is unfavorable to the device performance. When the ratio is less than 0.6, it will be difficult to obtain an optimal effect of reducing the contact resistance.
In some other embodiments, each of the contact layers 307 may include a multi-layer structure, and the materials of respective layers of the multi-layer structure may be different. By disposing the multi-layer structure, a resistance and a melting point of the contact layers can be flexibly adjusted to obtain a best device performance and a good process.
According to the embodiments of the disclosure, a method for manufacturing a memory is provided. Specifically, refereeing to
In an operation 501, a substrate is provided.
In an operation 502, a plurality of active pillars are formed, the plurality of active pillars are disposed on the substrate and arranged in hexagonal array.
In an operation 503, a plurality of bit lines are formed. The bit lines are parallel to each other and extend in a first direction. Bottom ends of the active pillars are connected to the bit lines.
In an operation 504, connecting pads are formed. Each of the connecting pads is disposed at a top of each of the active pillars and electrically connected with the active pillar.
In an operation 505, a plurality of word lines extending in a second direction perpendicular to the first direction are formed. The word lines surround outer sidewalls of the active pillars, and expose top ends of the active pillars and the connecting pads. The active pillars and the word lines jointly constitute vertical memory transistors of the memory.
In an operation 506, a plurality of capacitors are formed. Each of the capacitors is disposed on and electrically connected with each of the connecting pads.
The method for manufacturing a memory provided by the embodiments of the disclosure will be described in further detail below in combination with the specific embodiments.
First, the operation 501 is performed. With reference to
Next, the operation 502 is performed. With reference to
In practice, first, as shown in
In practice, the semiconductor layer 200 may be formed by in-situ doping. During forming the semiconductor layer 200, a heavy doped region, a source doped region, a channel doped region and a drain doped region are sequentially formed on the semiconductor layer 200 along a direction from bottom to top, or a heavy doped region, a drain doped region, a channel doped region and a source doped region are sequentially formed on the semiconductor layer 200 along a direction from bottom to top. The heavy doped region, the source doped region, the channel doped region and the drain doped region are used to form the bit lines 301, the source regions, the channels and the drain regions, respectively.
Next, the operation 503 is performed. With reference to
In practice, first, a bit line mask may be formed on the active pillars 304. The bit line pre-layer 201 that is not covered by the bit line mask 400 may be etched with the bit line mask as an etching mask, so as to form the plurality of bit lines 301 extending in the first direction below the active pillars 304.
Next, the operation 504 is performed. With reference to
In some embodiments, the contact layers 307 are formed at the same time when forming the connecting pads. Each of the contact layers 307 is disposed on and electrically connected with a corresponding one of the bit lines 301. The connecting pads and the contact layers are formed in the same operation, such that the process can be simplified and the cost can be saved.
In an embodiment, forming the contact layers 307 at the same time when forming the connecting pads 306 includes the following operations.
Gate insulating layers are formed on the outer sidewalls of the bit lines 301 and the active pillars 304.
The gate insulating layers at tops of the active pillars 304 and the bit lines 301 is removed.
The connecting pads 306 and the contact layer 307 are formed respectively by thermal oxidation on the tops of the active pillars 304 and the bit lines 301.
Specifically, first, as shown in
In practice, a material of the gate insulating layers 305 includes, but is not limited to, silicon oxide, silicon oxynitride or a High-K material, etc. The gate insulating layers 305 may be formed by thermal oxidation. In addition, the gate insulating layers 305 on the upper surfaces of the active pillars 304 may be removed by dry etching, for example, including, but not limited to, reactive ion etching (RIE), high density plasma etching (HDP), and the like.
In some embodiments, the material of the connecting pads and/or the contact layers 307 includes metal silicide, such as tungsten silicide, cobalt silicide, or the like. In practice, forming connecting pads 306 and contact layers 307 on the exposed upper surfaces of the active pillars 304 and the upper surfaces of the bit lines 301 respectively, includes the following operations. A metal material is formed on the upper surfaces of the active pillars 304 and the bit lines 301. Then heat treatment is performed, so that the metal material reacts with the materials of the active pillars 304 and the bit lines 301 to form metal silicide. Finally, the unreacted metal material is removed, so as to form the connecting pads 306 and the contact layers 307 on the upper surfaces of the active pillars 304 and the bit lines 301, respectively.
In some embodiments, the connecting pads and/or the contact layers are thermal treated by step annealing or alternating annealing. In practice, the step annealing includes, for example, first annealing at 1200° C., then annealing at 1000° C., and finally annealing at 800° C. The alternating annealing refers to an annealing manner of alternating annealing temperatures back and forth, for example, alternating annealing at 1000° C. and 900° C. back and forth. The connecting pads and/or the contact layers are thermal treated by step annealing or alternating annealing, which can make the formed connecting pads/contact layers more compatible with the active pillars/bit lines, and can alleviate the stress problem.
In the disclosure, by using a metal silicide with a high melting point as the material of connecting pads 306, the contact resistance between the capacitors and the transistors can be reduced, and meanwhile a high temperature capacitor process can be sustained. In addition, the connecting pads 306 and the contact layers 307 in the disclosure are formed in the same process operation, such that the process is saved and the cost is reduces.
In some embodiments, the contact layers 307 may also be in contact with the sidewalls of the active pillars 304. The contact layers 307 are in contact with the active pillars 304, which can further reduce the contact resistance between the bit lines 301 and the active pillars 304.
Next, the operation 505 is performed. With reference to
In practice, a lower filling layer 308-1 may be firstly formed by filling the gaps between the bit lines 301 and the active pillars 304 with a lower filling material, and then the lower filling material is etched to expose the channel doped region of the active pillars 304. Next, a word line material layer is formed on the lower filling layer, and the word line material layer covers the channel doped regions of the active pillars 304. Then, the word line material layer is etched along the second direction to form the plurality of word lines 302 extending along the first direction. The word lines 302 surround the channel doped regions of the active pillars 304. Finally, an upper filling layer 308-2 is formed by filling gaps between the word lines 302 and the active pillars 304 with an upper filling material. The plurality of connecting pads 306 are exposed from the surface of the upper filling layer 308-2.
Finally, as shown in
Sub-FIG. II in
After the capacitors 303 are manufactured, a filling material may further be used to fill gaps between the capacitors and cover the tops of the capacitors 303, so as to form a supporting layer in the gaps between the capacitors and a cap layer on the tops of the capacitors 303.
The above manufacturing method is only an example of a method for manufacturing a memory provided by an embodiment of the disclosure. It should be understood that the above-mentioned embodiment is not the only definition on the method for manufacturing a memory provided by the disclosure. In some embodiments, forming a plurality of active pillars, the plurality of active pillars being disposed on the substrate and arranged in hexagonal array, and forming a plurality of bit lines, the bit lines extending along a first direction, and bottom ends of the active pillars being connected to the bit lines, may also be implemented by the following manner. A bit line material layer is formed on the substrate 100. The bit line material layer is etched along the first direction to form the plurality of bit lines 301 extending along the first direction. A filling layer fills gaps between the adjacent bit lines 301. Tops of the bit lines 301 and the filling material are planarized, so that the tops of the bit lines 301 are flush with the top of the filling material. A sacrificial layer is formed. The sacrificial layer is etched to form a plurality of through holes. A part of the bit lines 301 are exposed by the through holes. The through holes are arranged in hexagonal array. An active material is then filled in the through holes to form the active pillars 304. Herein, the active pillars may be formed by in-situ doping, so as to form a source doped region, a channel doped region and a drain doped region, or a drain doped region, a channel doped region and a source doped region from bottom to top respectively. In the embodiment, the sacrificial layer may be removed later. After removing the sacrificial layer, the operations 503 to 506 as in the above-mentioned embodiments may be implemented to achieve the manufacturing of the memory provided by the embodiment of the disclosure.
In summary, the disclosure adopts the vertical memory transistors with the vertical structure, which occupies a smaller area on the substrate and can suppress short-channel effect by adjusting the height of the active pillars. Meanwhile, the plurality of active pillars are arranged in a hexagonal array manner, which can maximize the space utilization rate and the arrangement density of the capacitors in the memory.
It should be noted that, the memory and the method for manufacturing the same provided by the embodiments of the disclosure can be applied to any integrated circuit including the structure. The technical features in the technical solutions described in each embodiment can be arbitrarily combined without conflict.
The above is only the preferred embodiments of the disclosure, and is not intended to limit the protection scope of the disclosure. Any modification, equivalent replacement and improvement made within the spirit and principles of the disclosure shall be included in the protection scope of the disclosure.
A structure of the vertical storage transistors is adopted in the disclosure, and the vertical storage transistors is disposed in a hexagonal array manner, which can allow the capacitors to realize a closest structure of hexagonal closet pack, thus obtaining a maximum gain of the capacitors. Meanwhile, the occupied area of a memory cell can be further reduced by the design of the vertical transistors compared to a structure of horizontal transistors, and a storage density can be further improved. In addition, a problem of bit line (BL)/capacitor contact (NC) coupling in a traditional structure can be solved by disposing the vertical transistors. Meanwhile, the whole structure is very regular, thus having an excellent implementability in the process and an ideal stability.
Number | Date | Country | Kind |
---|---|---|---|
202111205695.3 | Oct 2021 | CN | national |
This is a continuation of International Patent Application No. PCT/CN2022/070840 field on Jan. 7, 2022, which claims priority to Chinese Patent Application No. 202111205695.3 filed on Oct. 15, 2021. The disclosures of the above-referenced applications are hereby incorporated by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2022/070840 | Jan 2022 | US |
Child | 18448942 | US |