Claims
- 1. A nonvolatile semiconductor memory comprising:
- an array of transistor cells arranged in Y number of columns and X number of rows, the array including at least one row of the cells designated as memory cells and at least two rows of the cells designated as select cells, the at least two rows of select cells including a plurality of implanted-channel select cells, wherein each implanted-channel select cell includes a channel region, and wherein only a portion of the channel region is implanted with a material which increases the threshold voltage of the cell; and
- control means for causing the select cells to supply operational voltages to selected ones of the memory cells.
- 2. The memory of claim 1 wherein, in going across each row and down each column of the at least two rows of select cells, every other select cell is formed as an implanted-channel select cell.
- 3. The memory of claim 1 wherein the material includes boron and BF.sub.2.
- 4. The memory of claim 1 wherein each implanted-channel select transistor includes a source region, and wherein the implanted portion is formed adjacent to the source region.
- 5. The memory of claim 1 wherein the operational voltages include reading and programming voltages.
RELATED CASES
The present application is a continuation-in-part of application Ser. No. 07/994,120, filed Dec. 21, 1992, U.S. Pat. No. 5,319,593.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0488804A1 |
Jun 1992 |
EPX |
4028575A1 |
Mar 1991 |
DEX |
54-161553 |
Dec 1979 |
JPX |
2215156 |
Sep 1989 |
GBX |
WO8802172 |
Mar 1988 |
WOX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
994120 |
Dec 1992 |
|