This patent application claims the benefit of the filing date of U.S. Provisional Patent Application Serial No. 60/151,679, filed Aug. 31, 1999, and entitled MEMORY-BASED SHUFFLE-EXCHANGE TRACEBACK FOR GIGABIT ETHERNET, the entire contents of which are hereby expressly incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4748626 | Wong | May 1988 | A |
4823346 | Kobayashi et al. | Apr 1989 | A |
5379306 | Noma et al. | Jan 1995 | A |
5410555 | Itakura et al. | Apr 1995 | A |
5457705 | Todoroki | Oct 1995 | A |
5509021 | Todoroki | Apr 1996 | A |
5651032 | Okita | Jul 1997 | A |
5717706 | Ikeda | Feb 1998 | A |
5841819 | Hu et al. | Nov 1998 | A |
5881074 | Rao | Mar 1999 | A |
5946361 | Araki et al. | Aug 1999 | A |
6205187 | Westfall | Mar 2001 | B1 |
6289487 | Hessel et al. | Sep 2001 | B1 |
Entry |
---|
Kirkland et al., “High-Speed Viterbi Decoder Memory Design”, Can. J. Elect. & Comp. Eng., vol. 15, No. 3, 1990, pp. 107-114.* |
Lee, Convolutional Coding: Fundamentals and Applications, Artech House, 1997, pp. 154-185.* |
Casseau et al., “Architecture of a High-Rate VLSI Viterbi Decoder”, 1996 ICECS, pp. 21-24.* |
Horowitz et al., “The Art of Electronics”, Cambridge University Press, 1989, p. 527-528.* |
Mehdi Hatamian et al., Design Considerations for Gigabit Ethernet 100Base-Twisted Pair Transceivers, IEEE 1998 Custom Integrated Circuits Conference, 15.1.1-15.1.8. |
E. Paaske et al., An Area-Efficient Path Memory Structure for VLSI Implementation of High Speed Viterbi Decoders, Integration, the VLSI Journal 12 (1991), 79-91. |
Number | Date | Country | |
---|---|---|---|
60/151679 | Aug 1999 | US |