"Low Leakage Complementary Transistor Switch Cell," IBM Technical Disclosure Bulletin, vol. 26, No. 74, Dec. 1983, by B. W. Martin, Jr. et al., pp. 3229-3230. |
"AC Write Scheme for Bipolar Random Access Memories Using Schottky Coupled Cells," IBM Technical Disclosure Bulletin, vol. 23, No. 11, Apr. 1981, by J. A. Dorler et al., 4960-4962. |
"Bipolar Random-Access Memory Cell with Bilateral NPN Bitline Coupling Transistors", IBM Technical Disclosure Bulletin, vol. 10, No. 4, Sep. 1977, by J. R. Cavaliere et al., pp. 1447-1450. |
"Content Addressable Storage Cell", IBM Technical Disclosure Bulletin, vol. 16, No. 12, May 1974 by H. H. Berger et al., pp. 3965-3967. |
"Associative Memory Cell", IBM Technical Disclosure Bulletin, vol. 16, No. 12, May 1974, by Berger et al., pp. 3963-3964. |
"Comparator with Hysteresis", IBM Technical Disclosure Bulletin, vol. 19, No. 1, Jun. 1976 by J. E. Gersbach, p. 34. |
"Monolithic Associative Memory Cell", IBM Technical Disclosure Bulletin, vol. 14, No. 6, Nov. 1972, by S. K. Wiedmann, pp. 1707-1708. |
"Bit Line Powered Storage Cell", IBM Technical Disclosure Bulletin, vol. 14, No. 11, Apr. 1972 by H. H. Berger et al., pp. 3542-3543. |
"Bilevel Power Storage Cell", IBM Technical Disclosure Bulletin, vol. 14, No. 6, Nov. 1971, by J. J. McDowell, p. 1678. |