Memory cells, such as memory cells having three transistors and one capacitor (i.e., 3T-1C memory cells). Memory arrays comprising 3T-1C memory cells.
A prior art memory cell configuration utilizes a single capacitor in combination with three transistors, and may be referred to as a 3T-1C memory cell. Such memory cell is schematically illustrated in
A source/drain region of T1 connects with a write bitline (WBL), and the other source/drain region of T1 connects with the capacitor (CAP). A gate of T1 connects with a write wordline (WWL).
A source/drain region of T2 connects with a common plate (CP), and the other source/drain region of T2 connects with a source/drain region of T3. A gate of T2 connects with the capacitor (CAP). The common plate may be coupled with any suitable voltage, such as a voltage within a range of from greater than or equal to ground to less than or equal to a power supply voltage VCC (i.e., ground≤CP≤VCC). In some applications the common plate is at a voltage of about one-half VCC (i.e., about VCC/2).
One of the source/drain regions of T3 is the source/drain region connected with the source/drain region of T2, and the other connects with a read bitline (RBL). A gate of T3 connects with a read wordline (RWL).
The 3T-1C configuration of
It would be desirable to develop 3T-1C configurations suitable for incorporation into highly-integrated modern memory architectures.
Some embodiments include 3T-1C configurations in which two or more components are vertically stacked relative to one another in order to increase integration. Specific example embodiments of stacking arrangements are described below with reference to
Referring to
The illustrated portion of memory array 10 is supported by a base 14. The base 14 may comprise semiconductor material; and may, for example, comprise, consist essentially of, or consist of monocrystalline silicon. The base may be referred to as a semiconductor substrate. The term “semiconductor substrate” means any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above. In some applications the base 14 may correspond to a semiconductor substrate containing one or more materials associated with integrated circuit fabrication. Such materials may include, for example, one or more of refractory metal materials, barrier materials, diffusion materials, insulator materials, etc. The base 14 is shown to be spaced from components of array 10 to indicate that other circuitry or components may be between array 10 and the base 14. An interlayer insulating film may intervene between the base 14 and the array 10.
Control circuitry 15 is supported by base 14 and connects with a read bitline (RBL) 17. The control circuitry is utilized for accessing/sensing memory cells 12 and 12a, and may comprise any suitable circuitry, including, for example, CMOS circuitry. The control circuitry may be in any suitable location relative to RBL 17 in specific applications, including, for example, below the bitline, laterally adjacent the bitline or above the bitline. Control circuitry 15 may be further incorporated into the base 14 as a sense amplifier together with other electrical circuits that may be used to access to the memory array 10 to read or write data from or into the memory array 10. In applications where an interlayer insulating film intervenes between the memory array 10 and the base 14, a plurality of vias may be formed in the interlayer insulating film to electrically connect wordlines (WWL and RWL) and bitlines (WBL and RBL) of the memory array 10 to circuitry, such as the sense amplifiers 15 that may be formed in the base 14. In some embodiments it may be advantageous for the memory cells of array 10 to be stacked above the control circuitry to reduce an overall footprint of the memory array and its associated control circuitry.
A write bitline (WBL) 19 is over the read bitline 17, and is spaced from the read bitline.
The read bitline 17 and write bitline 19 may comprise any suitable electrically conductive compositions or combinations of electrically conductive compositions; including, for example, one or more of various metals (e.g., tungsten, titanium, etc.), metal-containing materials (for instance, metal nitride, metal silicide, metal carbide, etc.), conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.), etc. The read and write bitlines may comprise a same composition as one another, or may comprise different compositions relative to one another.
Memory cells 12 and 12a comprise first transistors 16 and 16a, respectively, under the write bitline 19. The first transistors correspond to T1 transistors (with the label T1 being shown relative to transistor 16 of memory cell 12). The transistors 16 and 16a include gate dielectric material 18 and conductive gate materials 20 and 20a, respectively, along the gate dielectric material. The conductive gate materials 20 and 20a are comprised by wordlines that extend in and out of the page relative to the cross-section of
The gate dielectric material 18 may comprise any suitable composition or combination of compositions, including, for example, silicon oxide, high-K dielectric materials, etc.
The conductive gate materials 20 and 20a may comprise any suitable composition or combination of compositions, including, for example, one or more of various metals (e.g., tungsten, titanium, etc.), metal-containing materials (for instance, metal nitride, metal silicide, metal carbide, etc.), conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.), etc.
Semiconductor pillars 22 and 22a extend from the write bitline 17 and downwardly through first transistors 16 and 16a. Such semiconductor pillars may comprise any suitable semiconductor material, including, for example, silicon, germanium, etc.
The first transistor 16 comprises conductively-doped source/drain regions 23 and 24 within semiconductor material of pillar 22, and comprises a channel region 25 within pillar 22 and extending between the source/drain regions 23 and 24. The source/drain regions 23 and 24 may be referred to as a first source/drain region and a second source/drain region, respectively; and the channel region 25 may be referred to as a first channel region. The first transistor 16a comprises first and second source/drain regions 23a and 24a analogous to the regions 23 and 24 of transistor 16, and also comprises a first channel region 25a between the source/drain regions 23a and 24a.
The first source/drain regions 23 and 23a are electrically coupled with the write bitline 19, and in the shown embodiment extend to directly contact the write bitline.
The source/drain regions 24 and 24a extend to conductive interconnects 26 and 26a, and such conductive interconnects extend to capacitors 30 and 30a, respectively. The capacitors may be alternatively referred to as CAP1 and CAP2.
Each of the capacitors has an inner node (or first node) 32, a capacitor dielectric material 34, and an outer node (or second node) 36. The inner and outer nodes 32 and 36 may comprise any suitable electrically conductive compositions or combinations of electrically conductive compositions; including, for example, one or more of various metals (e.g., tungsten, titanium, etc.), metal-containing materials (for instance, metal nitride, metal silicide, metal carbide, etc.), conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.), etc. The inner and outer nodes 32 and 36 may comprise the same composition as one another in some embodiments, and in other embodiments may comprise different compositions relative to one another.
The capacitor dielectric material 34 may comprise any suitable composition or combination of compositions. In some embodiments, the capacitor dielectric material may comprise non-ferroelectric material and may, for example, consist of one or more of silicon dioxide, silicon nitride, aluminum oxide, hafnium oxide, zirconium oxide, etc. In some embodiments, the capacitor dielectric material may comprise ferroelectric material. For instance, the capacitor dielectric material may comprise, consist essentially of, or consist of one or more materials selected from the group consisting of transition metal oxide, zirconium, zirconium oxide, hafnium, hafnium oxide, lead zirconium titanate, tantalum oxide, and barium strontium titanate; and having dopant therein which comprises one or more of silicon, aluminum, lanthanum, yttrium, erbium, calcium, magnesium, niobium, strontium, and a rare earth element.
In the illustrated embodiment the outer nodes 36 are directly against contacts 38 that are electrically coupled with a common plate (CP). The contacts 38 may comprise any suitable electrically conductive materials.
The inner nodes 32 are electrically coupled with the second source/drain regions 24 and 24a of the first transistors 16 and 16a through interconnects 26 and 26a.
The inner nodes 32 extend to gates 40 and 40a of transistors 42 and 42a. Such transistors correspond to second transistors (T2) of memory cells 12 and 12a, with the label T2 being shown relative to the transistor 42 of memory cell 12.
The interconnects (26 and 26a), inner nodes 32, and gates (40 and 40a) may comprise any suitable electrically conductive compositions or combinations of electrically conductive compositions; including, for example, one or more of various metals (e.g., tungsten, titanium, etc.), metal-containing materials (for instance, metal nitride, metal silicide, metal carbide, etc.), conductively-doped semiconductor materials (for instance, conductively-doped silicon, conductively-doped germanium, etc.), etc. In the shown embodiment the interconnects (26 and 26a), inner nodes 32, and gates (40 and 40a) comprise a single homogeneous electrically conductive material. In other embodiments, two or more different electrically conductive materials may be utilized in place of the single homogeneous material.
Semiconductor pillars 44 and 44a extend through the gates 40 and 40a, with semiconductor material of pillars 44 and 44a being spaced from conductive material of gates 40 and 40a by gate dielectric material 46. The gate dielectric material may comprise any suitable composition or combination of compositions; and may, for example, comprise one or more of, silicon oxide, high-K dielectric materials, etc. The semiconductor pillars 44 and 44a may comprise any suitable semiconductor materials or combinations of semiconductor materials; such as, for example, silicon, germanium, etc.
The transistors 42 and 42a comprise channel regions 48 and 48a within semiconductor material of pillars 44 and 44a. Transistor 42 comprises source/drain regions 50 and 52 on opposing sides of channel region 48 and electrically coupled with one another through the channel region. Similarly, transistor 42a comprises source/drain regions 50a and 52a on opposing sides of channel region 48a. The channel regions 48 and 48a of the second transistors 42 and 42a may be referred to as second channel regions distinguish them from the first channel regions (25 and 25a) of the first transistors (16 and 16a). The source/drain regions 50 and 52 may be referred to as third and fourth source/drain regions, respectively. to distinguish them from the first and second source/drain regions 23 and 24 of the first transistor 25; and similarly the source/drain regions 50a and 52a may be referred to as third and fourth source/drain regions. The semiconductor pillars 44 and 22 may be vertically aligned with each other. Similarly, the semiconductor pillars 44a and 22a may be vertically aligned with each other.
The semiconductor pillars 44 and 44a extend downwardly from the second transistors 42 and 42a, and extend through third transistors 54 and 54a; with such third transistors corresponding to the transistor T3 of the 3T-1C memory cells (the label T3 is provided relative to the transistor 54 of memory cell 12).
The third transistors 54 and 54a have gates 56 and 56a connected to read wordlines (RWL), with a label “RWL” specifically being provided relative to the gate 54 of memory cell 12. The gates 54 and 54a may comprise any suitable electrically conductive material, such as, for example, one or more of the materials described previously with reference to the gates 42 and 42a of the second transistors T2.
Semiconductor material of pillars 44 and 44a is spaced from conductive material of gates 56 and 56a by gate dielectric material 57. Such gate dielectric material may comprise any suitable composition or combination of compositions; and may, for example, comprise one or more of, silicon oxide, high-K dielectric materials, etc.
The third transistors 54 and 54a have channel regions 58 and 58a within the semiconductive material of pillars 44 and 44a. Transistor 54 comprises source/drain regions 60 and 62 on opposing sides of channel region 58 and electrically coupled with one another through the channel region. Similarly, transistor 54a comprises source/drain regions 60a and 62a on opposing sides of channel region 58a. The channel regions 58 and 58a may be referred to as third channel regions. The source/drain regions 60 and 62 may be referred to as fifth and sixth source/drain regions, respectively; and similarly the source/drain regions 60a and 62a may be referred to as fifth and sixth source/drain regions.
In the shown embodiment, the fifth source/drain regions 60 and 60a of transistors T3 overlap the fourth source/drain regions 52 and 52a of transistors T2 within semiconductor pillars 44 and 44a; and in practice the fourth source/drain regions may be effectively identical and coextensive with the fifth source/drain regions. In other embodiments, the fifth source/drain regions may be separated from the fourth source/drain regions and electrically coupled to the fourth source/drain regions through interconnects (not shown).
In the illustrated embodiment, the semiconductor pillars 44 and 44a extend from the read bitline 17 to the contact 38. The third transistors 54 and 54a (i.e., the T3 transistors) are vertically stacked under the second transistors 42 and 42a (i.e., the T2 transistors); common plate contacts 38 are vertically over the second transistors 42 and 42a, and coupled with source/drain regions (50/50a) of the second transistors; and a read bitline 17 is under the third transistors 54 and 54a, and is electrically coupled with source/drain regions (62/62a) of the third transistors.
Insulative material 68 is shown to surround the various components of memory cells 12 and 12a. Such insulative material may comprise any suitable composition or combination of compositions; including, for example, one or more of silicon dioxide, silicon nitride, borophosphosilicate glass, spin-on dielectric, etc. Although insulative material 68 is shown as a single homogeneous material, in other embodiments the insulative material may include two or more discrete insulative compositions.
The source/drain regions of the first, second and third transistors (16/16a/42/42a/54/54a) may be doped with any suitable dopant(s) to any suitable concentration(s); and may be majority n-type doped in some applications, and majority p-type doped in other applications.
The schematic diagram of
The illustrated portion of memory array 100 is supported by the base 14. Control circuitry 15 is also supported by base 14 and connects with the bitline (BL) 102.
A rail 104 (shown at a voltage of the common plate “CP”) is over the bitline 102, and is spaced from the bitline. The rail may be a comprised by a plate, wire or other suitable structure, and may comprise any suitable electrically conductive composition or combination of compositions.
The rail 104 and bitline 102 may comprise a same composition as one another, or may comprise different compositions relative to one another.
The first transistors (T1) 16 and 16a are over the bitline 102. Such transistors include the gate dielectric material 18 and conductive gate materials 20 and 20a. The conductive gate materials 20 and 20a of the T1 transistors are comprised write wordlines (WWL) that extend in and out of the page relative to the cross-section of
Semiconductor pillars 22 and 22a extend from the bitline 102 and upwardly through T1 transistors 16 and 16a. The T1 transistor 16 comprises the first channel region 25, and the first and second conductively-doped source/drain regions 23 and 24. Similarly, the T1 transistor 16a comprises the first channel region 25a, and the first and second source/drain regions 23a and 24a.
The first source/drain regions 23 and 23a are electrically coupled with the bitline 102, and in the shown embodiment extend to directly contact the bitline.
The source/drain regions 24 and 24a extend to outer nodes 36 of capacitors 30 and 30a, respectively. The capacitors may be alternatively referred to as CAP1 and CAP2.
Each of the capacitors 30 and 30a has an inner node 32 and a capacitor dielectric material 34.
The inner nodes 32 are electrically coupled with the rail 104, and in the shown embodiment extend to the rail. Accordingly the inner nodes 32 are electrically coupled with the common plate “CP”.
The outer nodes 36 extend to gates 40 and 40a of the second transistors (T2) 42 and 42a.
The outer nodes 36 and gates (40 and 40a) may comprise a single homogeneous electrically conductive material. In other embodiments, two or more electrically conductive materials may be utilized so that the outer nodes and gates may comprise different electrically conductive materials relative to one another.
Semiconductor pillars 44 and 44a extend through the gates 40 and 40a, with semiconductor material of pillars 44 and 44a being spaced from conductive material of gates 40 and 40a by gate dielectric material 46.
The T2 transistors 42 and 42a comprise the second channel regions 48 and 48a within semiconductor material of pillars 44 and 44a. Transistor 42 comprises the third and fourth source/drain regions 50 and 52 on opposing sides of channel region 48, and transistor 42a comprises the third and fourth source/drain regions 50a and 52a on opposing sides of channel region 48a.
The semiconductor pillars 44 and 44a extend downwardly through third transistors (i.e., T3 transistors) 54 and 54a.
The third transistors 54 and 54a have gates 56 and 56a connected to the read wordlines (RWL), with the label RWL being provided relative to the gate 54 of memory cell 12. Semiconductor material of pillars 44 and 44a is spaced from conductive material of gates 56 and 56a by gate dielectric material 57. The transistors 54 and 54a have third channel regions 58 and 58a within the semiconductive material of pillars 44 and 44a. Transistor 54 comprises fifth and sixth source/drain regions 60 and 62 on opposing sides of channel region 58, and transistor 54a comprises fifth and sixth source/drain regions 60a and 62a on opposing sides of channel region 58a. The fifth source/drain regions 60 and 60a of the T3 transistors overlap the fourth source/drain regions 52 and 52a of the T2 transistors within semiconductor pillars 44 and 44a; and in practice the fourth source/drain regions may be effectively identical and coextensive with the fifth source/drain regions. In other embodiments the fifth source/drain regions may be separated from the fourth source/drain regions and electrically coupled to the fourth source/drain regions through interconnects (not shown).
In the illustrated embodiment the semiconductor pillars 44 and 44a extend from the rail 104 to the bitline 102. The third source/drain regions 50 and 50a are electrically coupled with the rail 104, and the sixth source/drain regions 62 and 62a are electrically coupled with the bitline 102.
The Insulative material 68 is shown to surround the various components of memory cells 12 and 12a in the embodiment of
The embodiment of
The embodiment of
The first tier 202 comprises memory cells 12 and 12a of the type described in
In some embodiments the rail 104 may be considered to extend along a mirror plane 105. The memory cells 12b and 12c may be considered to be substantially mirror images of the memory cells 12 and 12a, respectively, across the mirror plane. The term “substantially mirror images” is utilized to indicate that the indicated cells may be mirror images of one another to within reasonable tolerances of fabrication and measurement.
In some embodiments the configuration of
The illustrated capacitors in the above-described embodiments may be replaced with other capacitive units in other embodiments. For instance, any of the capacitors may be replaced with a capacitive unit having two or more capacitors in combination.
In some embodiments the capacitors of the above-described embodiments may comprise the gate dielectric material of the T2 transistors, and may correspond to capacitive properties associated with such gate dielectric material during operation of the transistors. In other words, the second transistors T2 may function as the capacitors if the second transistors T2 have enough gate capacitance. For instance, the capacitive structures 30 and 30a of
In some embodiments, memory cells of the type shown in
The transistors T1, T2 and T3 of the above-described embodiments of
Referring to
Advantages of the embodiments of
The structures and architectures described above may be incorporated into memory (e.g., DRAM, SRAM, etc.) and/or otherwise may be utilized in electronic systems. Such electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
Unless specified otherwise, the various materials, substances, compositions, etc. described herein may be formed with any suitable methodologies, either now known or yet to be developed, including, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), etc.
Both of the terms “dielectric” and “electrically insulative” may be utilized to describe materials having insulative electrical properties, including a space or an air gap. The terms are considered synonymous in this disclosure. The utilization of the term “dielectric” in some instances, and the term “electrically insulative” in other instances, may be to provide language variation within this disclosure to simplify antecedent basis within the claims that follow, and is not utilized to indicate any significant chemical or electrical differences.
The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings or are rotated relative to such orientation.
The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.
When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present. When a structure is referred to as being “connected” or “coupled” to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being “directly connected” or “directly coupled” to another structure, there are no intervening structures present.
Some embodiments include a memory cell having first, second and third transistors, with the second and third transistors being vertically displaced relative to one another. The memory cell has a semiconductor pillar extending along the second and third transistors, with the semiconductor pillar comprising channel regions and source/drain regions of the second and third transistors.
Some embodiments include a memory cell comprising a write bitline, and a first transistor under the write bitline. The first transistor includes a first channel region between first and second source/drain regions. The first source/drain region is electrically coupled with the write bitline. The first transistor has a first transistor gate along the first channel region. A capacitor is under the first transistor. The capacitor has an inner node, an outer node, and a capacitor dielectric material between the inner and outer nodes. The second source/drain region is electrically coupled with the inner node. A second transistor has a second transistor gate electrically coupled with the inner node and has a second channel region. A third transistor is under the second transistor and has a third transistor gate along a third channel region. A semiconductor pillar extends along the second and third gates. The second and third channel regions are within semiconductor material of the semiconductor pillar. A read bitline is under the third transistor and directly against the semiconductor pillar.
Some embodiments include a memory cell having a rail at a common plate voltage. A capacitor is under the rail. The capacitor has an inner node, an outer node, and a capacitor dielectric material between the inner and outer nodes. The inner node is electrically coupled with the rail. A first transistor is under the capacitor and comprises a first channel region between first and second source/drain regions. A bitline is under the first transistor. The first source/drain region is electrically coupled with the bitline and the second source/drain region is electrically coupled with the outer node. A second transistor has a second transistor gate electrically coupled with the outer node. The second transistor includes a second channel region between third and fourth source/drain regions. A third transistor is under the second transistor. The third transistor includes a third channel region between fifth and sixth source/drain regions. A semiconductor pillar extends along the second and third gates. The second and third channel regions are within semiconductor material of the semiconductor pillar. The third, fourth, fifth and sixth source/drain regions are within the semiconductor material of the semiconductor pillar. The semiconductor pillar is against the bitline, and the sixth source/drain region is electrically coupled with the bitline.
Some embodiments includes an apparatus comprising a semiconductor base, a plurality of memory cells, and an insulating film intervening between the semiconductor base and the plurality of memory cells. Each of the plurality of memory cells comprises first and second transistors. The first transistor includes first and second source/drain regions, a first channel region therebetween and a first gate controlling the first channel region, and the first gate is electrically connected to a first wordline. The first and second source/drain regions and the first channel region are vertically disposed with one another. The second transistor including third and fourth source/drain regions, a second channel region therebetween and a second gate controlling the second channel region. The third and fourth source/drain regions and the second channel region being vertically disposed with one another between a first bitline and a common plate, and the second gate is electrically coupled to the second source/drain region of the first transistor.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a divisional of U.S. patent application Ser. No. 16/006,301 filed Jun. 12, 2018, which is a continuation of U.S. patent application Ser. No. 15/664,183, which was filed Jul. 31, 2017, and which claims priority to U.S. Provisional Patent Application Ser. No. 62/381,704, which was filed Aug. 31, 2016.
Number | Name | Date | Kind |
---|---|---|---|
4103342 | Miersch et al. | Jul 1978 | A |
4554570 | Jastrzebski | Nov 1985 | A |
5066607 | Banerjee | Nov 1991 | A |
5146300 | Hammamoto et al. | Sep 1992 | A |
5299155 | Yanagi | Mar 1994 | A |
5389810 | Agata | Feb 1995 | A |
5398200 | Mazure et al. | Mar 1995 | A |
5571743 | Henkels et al. | Nov 1996 | A |
5586078 | Takase et al. | Dec 1996 | A |
5646900 | Tsukude et al. | Jul 1997 | A |
5830791 | Lee et al. | Nov 1998 | A |
5898608 | Hirano et al. | Apr 1999 | A |
6028806 | Waller | Feb 2000 | A |
6141286 | Vo et al. | Oct 2000 | A |
6154387 | Takata | Nov 2000 | A |
6483737 | Takeuchi et al. | Nov 2002 | B2 |
6563727 | Roth et al. | May 2003 | B1 |
6710465 | Song et al. | Mar 2004 | B2 |
6720609 | Deboer et al. | Apr 2004 | B2 |
6744087 | Misewich et al. | Jun 2004 | B2 |
6961271 | Jeon et al. | Nov 2005 | B2 |
7164595 | Shore et al. | Jan 2007 | B1 |
7330388 | Chapman et al. | Feb 2008 | B1 |
7378702 | Lee | May 2008 | B2 |
7408218 | Akiyama et al. | Aug 2008 | B2 |
7558097 | Khellah et al. | Jul 2009 | B2 |
7697318 | Fukuda et al. | Apr 2010 | B2 |
8018058 | Lee | Sep 2011 | B2 |
8212311 | Masuoka et al. | Jul 2012 | B2 |
8394699 | Haller et al. | Mar 2013 | B2 |
8866208 | Lee | Oct 2014 | B2 |
9184218 | Zhang et al. | Nov 2015 | B2 |
9343507 | Takaki | May 2016 | B2 |
9378780 | Chang et al. | Jun 2016 | B1 |
9419003 | Colinge et al. | Aug 2016 | B1 |
9698272 | Ikeda | Jul 2017 | B1 |
10020311 | Li et al. | Jul 2018 | B1 |
10079235 | Mathew | Sep 2018 | B2 |
10096603 | Kim et al. | Oct 2018 | B2 |
10157926 | Yang et al. | Dec 2018 | B2 |
10319724 | Mathew et al. | Jun 2019 | B2 |
10355002 | Sills | Jul 2019 | B2 |
10381357 | Karda et al. | Aug 2019 | B2 |
20010053088 | Forbes | Dec 2001 | A1 |
20020044477 | Takeuchi et al. | Apr 2002 | A1 |
20020093865 | Agata | Jul 2002 | A1 |
20020113260 | Yang et al. | Aug 2002 | A1 |
20020140160 | Kurjanwics | Oct 2002 | A1 |
20030087499 | Lane et al. | May 2003 | A1 |
20030169616 | Noro | Sep 2003 | A1 |
20030173593 | Miyatake | Sep 2003 | A1 |
20030185041 | Takahashi et al. | Oct 2003 | A1 |
20030202391 | Nishimura et al. | Oct 2003 | A1 |
20030234413 | Sberno et al. | Dec 2003 | A1 |
20040062101 | Kasuga | Apr 2004 | A1 |
20040090810 | Sakuma | May 2004 | A1 |
20040099886 | Rhodes | May 2004 | A1 |
20040151020 | Beer | Aug 2004 | A1 |
20040174733 | Kirihata et al. | Sep 2004 | A1 |
20040232497 | Akiyama | Nov 2004 | A1 |
20040252542 | Hoya et al. | Dec 2004 | A1 |
20060028859 | Forbes | Feb 2006 | A1 |
20060046391 | Tang et al. | Mar 2006 | A1 |
20060046424 | Chance et al. | Mar 2006 | A1 |
20060138466 | Choi | Jun 2006 | A1 |
20060164876 | Barth et al. | Jul 2006 | A1 |
20060211194 | Haller | Sep 2006 | A1 |
20070034928 | Cook et al. | Feb 2007 | A1 |
20070161179 | Lee | Jul 2007 | A1 |
20070295995 | Yun | Dec 2007 | A1 |
20080079049 | Lee et al. | Apr 2008 | A1 |
20090008691 | Lee et al. | Jan 2009 | A1 |
20090108881 | Wilson | Apr 2009 | A1 |
20090168489 | Madan et al. | Jul 2009 | A1 |
20090212338 | Benson | Aug 2009 | A1 |
20100112753 | Lee | May 2010 | A1 |
20100165704 | Wu et al. | Jul 2010 | A1 |
20100238697 | Juengling | Sep 2010 | A1 |
20100264484 | Masuoka et al. | Oct 2010 | A1 |
20100295110 | Takaishi | Nov 2010 | A1 |
20120153371 | Chen et al. | Jun 2012 | A1 |
20130099305 | Kim et al. | Apr 2013 | A1 |
20130161607 | Yoneda | Jun 2013 | A1 |
20130214420 | Shimamoto | Aug 2013 | A1 |
20130221356 | Yamazaki | Aug 2013 | A1 |
20130235641 | Iwaki | Sep 2013 | A1 |
20130235642 | Heineck et al. | Sep 2013 | A1 |
20140035018 | Lee | Feb 2014 | A1 |
20140054718 | Karda et al. | Feb 2014 | A1 |
20140220749 | Rutter | Aug 2014 | A1 |
20150041885 | Yoshida et al. | Feb 2015 | A1 |
20150078056 | Liu | Mar 2015 | A1 |
20150102282 | Zhang et al. | Apr 2015 | A1 |
20150318285 | Zhang | Nov 2015 | A1 |
20160071843 | Kadoya | Mar 2016 | A1 |
20160079247 | Lim et al. | Mar 2016 | A1 |
20170053920 | Kim et al. | Feb 2017 | A1 |
20170186782 | Lee et al. | Jun 2017 | A1 |
20180061835 | Yang et al. | Mar 2018 | A1 |
20180061840 | Sills | Mar 2018 | A1 |
20180197864 | Sills | Jul 2018 | A1 |
20190019544 | Derner et al. | Jan 2019 | A1 |
Number | Date | Country |
---|---|---|
0706187 | Apr 1996 | EP |
H 03-205667 | Sep 1991 | JP |
H 08-147983 | Jun 1996 | JP |
H08-264764 | Oct 1996 | JP |
2003-303901 | Oct 2003 | JP |
2011-142256 | Jul 2011 | JP |
10-2007-0070021 | Jul 2007 | KR |
10-2016-0032559 | Mar 2016 | KR |
201026352 | Jul 2010 | TW |
I402915 | Jul 2013 | TW |
Entry |
---|
EP EP 17847169 Supplementary SR, dated Feb. 19, 2020, Micron Technology, Inc. |
EP EP17847156 Partial Search Rept, dated Mar. 4, 2020, Micron Technology, Inc. |
WO PCT/US2018/041312 IPRP, dated Mar. 12, 2020, Micron Technology, Inc. |
EP EP 17847159 Supplementary SR, dated Feb. 21, 2020, Micron Technology, Inc. |
EP EP 17847157.9 Supplemental SR, dated Feb. 20, 2020, Micron Technology, Inc. |
EP EP 17847158.7 Partial SR, dated Feb. 18, 2020, Micron Technology, Inc. |
WO PCT/US2017/068227 IPRP, dated Jul. 16, 2019, Micron Technology, Inc. |
WO PCT/US2017/044611 IPRP, dated Mar. 5, 2019, Micron Technology, Inc. |
WO PCT/US2017/044611 Search Rept., dated Nov. 13, 2017, Micron Technology, Inc. |
WO PCT/US2017/044611 Writ. Opin., dated Nov. 13, 2017, Micron Technology, Inc. |
WO PCT/US2017/044633 IPRP, dated Mar. 14, 2019, Micron Technology, Inc. |
WO PCT/US2017/044633 Search Rept., dated Nov. 13, 2017, Micron Technology, Inc. |
WO PCT/US2017/044633 Writ. Opin., dated Nov. 13, 2017, Micron Technology, Inc. |
WO PCT/US2017/044638 IPRP, dated Mar. 5, 2019, Micron Technology, Inc. |
WO PCT/US2017/044638 Search Rept., dated Nov. 15, 2017, Micron Technology, Inc. |
WO PCT/US2017/044638 Writ. Opin., dated Nov. 15, 2017, Micron Technology, Inc. |
WO PCT/US2017/044653 IPRP, dated Mar. 5, 2019, Micron Technology, Inc. |
WO PCT/US2017/044653 Search Rept., dated Nov. 10, 2017, Micron Technology, Inc. |
WO PCT/US2017/044653 Writ. Opin., dated Nov. 10, 2017, Micron Technology, Inc. |
WO PCT/US2017/044661 IPRP, dated Mar. 5, 2019, Micron Technology, Inc. |
WO PCT/US2017/044661 Search Rept., dated Nov. 8, 2017, Micron Technology, Inc. |
WO PCT/US2017/044661 Writ. Opin., dated Nov. 8, 2017, Micron Technology, Inc. |
WO PCT/US2017/045052 IPRP, dated Mar. 5, 2019, Micron Technology, Inc. |
WO PCT/US2017/045052 Search Rept., dated Nov. 10, 2017, Micron Technology, Inc. |
WO PCT/US2017/045052 Writ. Opin., dated Nov. 10, 2017, Micron Technology, Inc. |
WO PCT/US2017/068227 Search Rept., dated Apr. 17, 2018, Micron Technology, Inc. |
WO PCT/US2017/068227 Writ. Opin., dated Apr. 17, 2018, Micron Technology, Inc. |
WO PCT/US2018/041312 Search Rept., dated Nov. 7, 2018, Micron Technology, Inc. |
WO PCT/US2018/041312 Writ. Opin., dated Nov. 7, 2018, Micron Technology, Inc. |
TW TW 106128404 SR Translation, dated Aug. 29, 2018, Micron Technology, Inc. |
TW TW 107100862 SR Translation, dated Aug. 2, 2018, Micron Technology, Inc. |
Chun et al., “A 3T Gain Cell Embedded DRAM Utilizing Preferential Boosting for High Density and Low Power On-Die Caches”, IEEE Journal of Solid-State Circuits vol. 46, No. 6, Jun. 2011, United States, pp. 1495-1505. |
Henkels et al., “Large-Signal 2T, 1C DRAM Cell: Signal and Layout Analysis”, IEEE Journal of Solid-State Circuits vol. 29, No. 7, Jul. 1994, United States, pp. 829-832. |
Hewes, “Circuit Diagrams”, available online at https://electronicsclub.info/circuitdiagrams.htm, Dec. 14, 2018, pp. 1-3. |
EP EP 17847158 Supplementary SR, dated May 12, 2020, Micron Technology, Inc. |
TW TW 108138429 SR Translation, dated Apr. 20, 2020, Micron Technology, Inc. |
Wei et al., “A New High-Reliable 2T/1C FeRAM Cell”, Integrated Ferroelectrics vol. 81, 2006, Switzerland, pp. 149-155. |
EP EP 18850297 Supplemental SR, dated Jul. 14, 2020, Micron Technology, Inc. |
Number | Date | Country | |
---|---|---|---|
20190326292 A1 | Oct 2019 | US |
Number | Date | Country | |
---|---|---|---|
62381704 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16006301 | Jun 2018 | US |
Child | 16459956 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15664183 | Jul 2017 | US |
Child | 16006301 | US |