Claims
- 1. A memory device comprising:
- a plurality of memory elements;
- an address port which inputs address data during a second cycle and data for presetting an access mode during a first cycle;
- a register which stores the data for presetting the access mode during the first cycle;
- a read/write unit which accesses the memory elements in accordance with the address data inputted from the address port during the second cycle and the data for presetting the access mode stored in the register during the first cycle;
- wherein the data for presetting the access mode inputted from the address port is stored in the register during the first cycle prior to the second cycle during which accesses by the read/write unit to the memory elements are performed, while the address data is presented onto the address port during the second cycle, and all of the address data is used for specifying an address location at a memory access during the second cycle; and
- wherein the first cycle during which the data for presetting the access mode is stored in the register does not overlap the second cycle during which the address data used for the accesses by the read/write unit to the memory elements are performed.
- 2. A memory device according to claim 1, wherein the data for presetting the access mode stored in the register corresponds to one access mode selected from a plurality of access modes.
- 3. A memory device according to claim 2, wherein the selected one access mode is based on the data input from the address port during the first cycle.
- 4. A memory device according to claim 1, wherein the memory elements are constructed as DRAM.
- 5. A memory device according to claim 1, wherein the memory elements, the register and the read/write unit are constructed in one integrated circuit.
- 6. An integrated memory device comprising:
- a plurality of memory elements;
- an address port which inputs address data during a second cycle and data for presetting an access mode during a first cycle;
- a mode register which stores data for presetting the access mode during the first cycle;
- a read/write unit which accesses the memory elements in accordance with the address data inputted from the address port during the second cycle and the data for presetting the access mode stored in the mode register during the first cycle; and
- an internal bus coupled to the memory elements, the mode register and the address port;
- wherein the data for presetting the access mode inputted from the address port is stored in the mode register via the internal bus during the first cycle prior to the second cycle during which accesses by the read/write unit to the memory elements are performed, while the address data is presented onto the internal bus during the second cycle, and all of the address data is used for specifying an address location at a memory access during the second cycle; and
- wherein the memory elements are constructed as a DRAM and wherein the first cycle during which the data for presetting the access mode is stored in the mode register does not overlap the second cycle during which the accesses by the read/write unit to the memory elements are performed.
- 7. An integrated memory device according to claim 6, wherein the data for presetting the access mode stored in the mode register corresponds to one access mode selected from a plurality of access modes.
- 8. An integrated memory device according to claim 7, wherein the selected one access mode is based on the data input from the address port during the first cycle.
Priority Claims (2)
Number |
Date |
Country |
Kind |
60-105844 |
May 1985 |
JPX |
|
60-105845 |
May 1985 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application of now abandoned Ser. No. 08/123,357, filed on Sep. 17, 1993 which is a continuation of application Ser. No. 08/013,174, filed on Jan. 29, 1993 which issued as U.S. Pat. No. 5,265,234; which is a continuation of application Ser. No. 07/816,583, filed on Jan. 3, 1992, now abandoned; which is a continuation of application Ser. No. 07/314,238, filed Feb. 22, 1989, now U.S. Pat. No. 5,113,487; which is a continuation of application Ser. No. 06/864,502, filed May 19, 1986, now abandoned; and a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989, now U.S. Pat. No. 5,175,838; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988, now U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3787817 |
Goldberg |
Jan 1974 |
|
4096565 |
Ruckdeschel et al. |
Jun 1978 |
|
4467443 |
Shima |
Aug 1984 |
|
Continuations (7)
|
Number |
Date |
Country |
Parent |
123357 |
Sep 1993 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|
Parent |
13174 |
Jan 1993 |
|
Parent |
816583 |
Jan 1992 |
|
Parent |
314238 |
Feb 1989 |
|
Parent |
864502 |
May 1986 |
|