Claims
- 1. A memory access control circuit coupled to a requesting and to a first and second dynamic random access memories, wherein the requesting element outputs an address strobe signal, a plurality of address signals each having a upper and lower address, and first and second active state signals, wherein the first and second dynamic access memories receive the upper and lower addresses and the first dynamic access memory for program storage and the second dynamic access memory for data storage, the memory access control circuit comprising:
- a first latching circuit, for latching an outputted upper address of a most recent address signal when a most recent access request occurs, coupled to the requesting element;
- a first comparator, for comparing the latched upper address with an outputted upper address of a subsequent address signal when a subsequent access request occurs and for outputting a first coincidence signal when the compared upper addresses are identical, being coupled to the requesting element and the first latching circuit;
- a first multiplexer, for receiving the outputted upper and lower addresses and for selectively outputting the upper and lower addresses, coupled to the requesting element and the first dynamic random access memory;
- first control means, operational in response to the first active state signal and the address strobe signal or first coincidence signal and for controlling the first dynamic random access memory to receive the lower address if the first comparator outputs the first coincidence signal and to receive the upper and lower addresses if the first comparator does not output the first coincidence signal, coupled to the requesting element, first comparator, first multiplexer, and first dynamic random access memory;
- a second latching circuit, for latching an outputted upper address of a most recent address signal when a most recent access request occurs, coupled to the requesting element;
- a second comparator, for comparing the latched upper address with an outputted upper address of a subsequent address signal when a subsequent access request occurs and for outputting a second coincidence signal when the compared upper addresses are identical, being coupled to the requesting element and the second latching circuit;
- a second multiplexer, for receiving the outputted upper and lower addresses and for selectively outputting the upper and lower addresses, coupled to the requesting element and the second dynamic random access memory; and
- second control means, operational in response to the second active state signal and the address strobe signal or second coincidence signal and for controlling the second dynamic random access memory to receive the lower address if the second comparator outputs the second coincidence signal and to receive the upper and lower addresses if the second comparator does not output the second coincidence signal, coupled to the requesting element, second comparator, second multiplexer and second dynamic random access memory.
- 2. The memory access control circuit of claim 1 wherein said requesting element is a central processing unit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-111542 |
Apr 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/690,828, filed Apr. 26, 1991, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
690828 |
Apr 1991 |
|