Claims
- 1. A memory data synthesizer comprising:
- address signal providing means for simultaneously providing a plurality of address signals;
- a plurality of identification signal deriving means for receiving said plurality of address signals, respectively, to derive a plurality of identification signals corresponding to respective said address signals;
- a single memory means for storing a plurality of prescribed data, each of which defines a character or a pattern to be displayed on a screen of a display unit, with assignment of different addresses, said single memory means simultaneously receiving a plurality of said identification signals from said plurality of identification signal deriving means to simultaneously read from said memory means prescribed data corresponding to said plurality of received identification signals, said memory means comprising a common output line having a capacity for one of said prescribed data corresponding to a single said address for simultaneously outputting said prescribed data corresponding to said plurality of received identification signals such that data corresponding to respective identification signals is synthesized on said common output line as a logical sum of said prescribed data corresponding to said plurality of received identification signals.
- 2. A memory data synthesizer in accordance with claim 1, wherein
- said memory means comprises
- storage cells arranged in a form of a matrix of columns and rows,
- word lines provided for each set of said storage cells in respective said columns, for receiving said identification signals, and
- bit lines provided as said output line for each set of said storage cells in respective said rows.
- 3. A memory data synthesizer in accordance with claim 2, wherein
- each set of said storage cells in respective said columns stores a predetermined set of data.
- 4. A memory data synthesizer in accordance with claim 3, wherein
- each of said word lines is connected to one of said identification signal deriving means,
- each of said identification signal deriving means providing said identification signal to one of corresponding said word lines to read said predetermined set of data.
- 5. A memory data synthesizer in accordance with claim 1, wherein
- said identification signal deriving means includes an address decoder for decoding said address signal to output an address decode signal as said identification signal.
- 6. A memory data synthesizer in accordance with claim 3, wherein
- said predetermined set of data includes font data.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-9013 |
Jan 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/352,405, filed on May 16, 1989, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0206695 |
Dec 1986 |
EPX |
0136819 |
May 1987 |
EPX |
8906030 |
Jun 1989 |
WOX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin; vol. 24, No. 212, May 1982, pp. 6250-6251; Generation of Characters; P. A. Beaven and C. Williams. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
352405 |
May 1989 |
|