Claims
- 1. A memory device comprising:a word-line on a substrate; a buried bit-line in the substrate perpendicular to the word-line; a dielectric layer between the word-line and the substrate; a metal layer crossing over the word-line and being in parallel connection with the buried bit-line; and a barrier spacer between the word-line and the metal layer.
- 2. The memory device of claim 1, wherein the metal layer comprises tungsten.
- 3. The memory device of claim 1, wherein the word-line comprises polysilicon.
- 4. The memory device of claim 1, wherein the barrier spacer comprises silicon nitride.
- 5. The memory device of claim 1, wherein the word-line comprises:a conductive layer; a cap layer on the conductive layer; and a spacer on side-walls of the cap layer and the conductive layer.
- 6. The memory device of claim 5, wherein the conductive layer comprises polysilicon.
- 7. The memory device of claim 6, further comprising a polycide layer between the conductive layer and the cap layer.
- 8. The memory device of claim 5, wherein the cap layer comprises silicon nitride.
Priority Claims (1)
Number |
Date |
Country |
Kind |
90129018 A |
Nov 2001 |
TW |
|
Parent Case Info
This application is a divisional application of, and claims the priority benefit of, U.S. application Ser. No. 10/050,082 filed on Jan. 15, 2002, now U.S. Pat. No. 6,645,816.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5572056 |
Hsue et al. |
Nov 1996 |
A |
5665621 |
Hong |
Sep 1997 |
A |