Claims
- 1. A column segmentation circuit for a memory device, said circuit comprising:a programmable circuit for programming (1) a defective column address associated with a column segment of a first column segmentation pattern, and (2) a defective column address associated with a column segment of a second column segmentation pattern; a programmable selection circuit for selecting one of said first and second segmentation patterns; a switch circuit responsive to a selected segment of a selected segmentation pattern for selecting a defective column address associated with a selected segment of said selected segmentation pattern; and a comparator for comparing said selected defective column address with a presented column address to determine if a redundant column should be selected.
- 2. A segmentation circuit for programmably segmenting at least one of a row and a column of memory cells of a memory device, said segmentation circuit comprising:a programmable device which is selectively programmable to identify one of at least two different address lines; a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with said identified address line; a circuit for producing one of a plurality of programmed addresses based on a signal on said selected address line; and a circuit for comparing said produced address to a further address so as to produce a binary select signal.
- 3. A processor system comprising:a processor; and a memory device coupled to said processor, said memory device comprising a segmentation circuit for segmenting at least one of a row and a column of memory cells, said segmentation circuit comprising: a programmable device which is selectively programmable to identify one of at least two different address lines; a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with said identified address line; a circuit for producing one of a plurality of programmed addresses based on a signal on said selected address line; and a circuit for comparing said produced address to a further address so as to produce a binary select signal.
- 4. A column segmentation circuit for a memory device, said circuit comprising:a column segmentation circuit for receiving predetermined bits of a wordline address and using said predetermined bits to determine a column segmentation arrangement; and a selection circuit for determining which of a plurality of possible wordline address bits are used by said segmentation circuit to determine said column segmentation arrangement.
- 5. The column segmentation circuit as in claim 4 wherein said selection circuit comprises:a switching device having at least two inputs, each connected to receive a different bit of a wordline address; and a programming circuit for selectively programming said switching device to apply one of said different bits to said segmentation circuit.
- 6. The column segmentation circuit as in claim 5 wherein said programming circuit includes a programmable fuse element.
- 7. The column segmentation circuit as in claim 5 wherein said programming circuit includes a programmable antifuse element.
- 8. A method of selecting column segmentation arrangements for a memory device employing redundant columns, said method comprising:selecting a selected address line from a plurality of address lines; decoding an address signal received from said selected address line to produce a decoded signal; programming said memory device to define one of a plurality of available column segmentation arrangements for said memory device based on said decoded signal; and using said defined column segmentation arrangement to repair defective column segments of said memory device.
- 9. The method of claim 8 wherein said programming selects predetermined bits of a presented row address to define said one of a plurality of possible column segmentation arrangements.
- 10. The method of claim 9 wherein said selected predetermined bits are between a most significant and a least significant bit of a presented wordline address.
- 11. A method as in claim 8 wherein said repair operation comprises selecting in accordance with said column segmentation arrangement a prestored column address pattern;comparing said prestored column address pattern with a presented column address pattern; and performing a memory operation in a redundant column when said comparison yields a match.
- 12. A segmentation circuit for programmably segmenting at least one of a row and a column of memory cells of a memory device, said segmentation circuit comprising;a programmable device which is selectively programmable to identify one of at least two different segmentation patterns; and a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with a segmentation pattern programmed at said programmable device wherein said programmable device is selectively programmable to identify one of at least two different column segmentation patterns, and said segmenting circuit segments at least one column of memory cells of said memory device.
- 13. A processor system comprising:a processor; and a memory device coupled to said processor, said memory device comprising a segmentation circuit for segmenting at least one of a row and a column of memory cells, said segmentation circuit comprising: a programmable device which is selectively programmable to identify one of at least two different segmentation patterns; and a switching circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with a segmentation pattern programmed at said programmable device wherein said switching circuit selects a defective column address associated with a column segment identified by said decoder circuit.
- 14. A column segmentation circuit for a memory device, said circuit comprising:a column segmentation circuit for receiving predetermined bits of a wordline address and using said predetermined bits to determine a column segmentation arrangement; and a selection circuit for determining which of a plurality of possible wordline address bits are used by said segmentation circuit to determine said column segmentation arrangement, said selection circuit including a switching device having at least two inputs, each connected to receive a different bit of a wordline address, and a programming circuit for selectively programming said switching device to apply one of said different bits to said segmentation circuit.
- 15. The column segmentation circuit as in claim 14 wherein said programming circuit includes a programmable fuse element.
- 16. The column segmentation circuit as in claim 15 wherein said programming circuit includes a programmable antifuse element.
- 17. A method of selecting column segmentation arrangements for a memory device employing redundant columns, said method comprising:programming said memory device to define one of a plurality of available column segmentation arrangements for said memory device; and using said defined column segmentation arrangement to repair defective column segments of said memory device wherein said programming selects predetermined bits of a presented row address to define said one of a plurality of possible column segmentation arrangements.
- 18. The method of claim 17 wherein said selected predetermined bits are between a most significant and a least significant bit of a presented wordline address.
- 19. A method as in claim 17 wherein said repair operation comprises selecting in accordance with said column segmentation arrangement a prestored column address pattern;comparing said prestored column address pattern with a presented column address pattern; and performing a memory operation in a redundant column when said comparison yields a match.
CROSS REFERENCE TO RELATED APPLICATIONS
The present application is a divisional application of U.S. Pat. application Ser. No. 09/818,617, filed on Mar. 28, 2001, now U.S. Pat. No. 6,552,937 issued on Apr. 22, 2003 the disclosure of which is herewith incorporated by reference in its entirety.
US Referenced Citations (15)