Memory device having programmable column segmentation to increase flexibility in bit repair

Information

  • Patent Grant
  • 6788597
  • Patent Number
    6,788,597
  • Date Filed
    Wednesday, February 19, 2003
    22 years ago
  • Date Issued
    Tuesday, September 7, 2004
    21 years ago
Abstract
A method and apparatus for programmable column segmentation of a memory device is disclosed. The method and apparatus provide different programmable selected column segmentation arrangements to provide more flexibility in primary column repair of a memory device.
Description




BACKGROUND OF THE INVENTION




I. Field of the Invention




The present invention relates to a method and apparatus for implementing memory repair using column segmentation.




II. Description of the Related Art




In order to ensure proper operation, semiconductor devices are typically tested before being packaged into a chip. A series of probes at a test station electrically contact pads on each die to access portions of the individual semiconductor devices on the die. For example, in a semiconductor memory device, the probes contact address pads and data input/output pads to access selected memory cells in the memory device. Typical dynamic random access memory (“DRAM”) devices include one or more arrays of memory cells arranged in columns and rows. Each array of memory cells includes rows (word lines) that select memory cells along a selected row, and columns (bit lines or pairs of lines) that select memory cells along a column to read data from, or write data to, the selected memory cells in an memory array.




During a pretest, predetermined data is typically written to selected column and row addresses that correspond to certain memory cells, and then the data is read from those memory cells to determine if the read data matches the data written to those addresses. If the read data does not match the written data, then the memory cells at the selected addresses likely contain defects and the semiconductor device fails the test.




Many semiconductor memory devices include redundant columns of memory cells that can be employed to compensate for certain columns containing defective cells. As a result, by enabling such redundant circuitry, a tested memory device need not be discarded even if it fails a particular pretest. Thus, if a memory cell in a column of the primary memory array is defective, then an entire column of redundant memory cells can be substituted for the column of memory cells containing the defective cell.




For memory devices employing redundant columns, column segmentation is often used. Column segmentation involves partitioning each column of the primary and redundant memory arrays. Therefore, if a portion of a primary column is found to be defective, only that portion of the primary column need be replaced and by only a portion of a redundant column. This preserves redundant column space, as only a limited number of redundant columns need to be fabricated on a memory device. Therefore, a memory device with more defective primary columns than redundant columns need not be scrapped as long as the defective segments of the primary columns can be substituted by an available segment of a redundant column.




Traditional column segmentation is set uniformly across all primary and redundant columns. Thus, traditionally column segmentation provides several segments, where all of the rows of each particular column segment are arranged adjacent to one another and remain fixed in that arrangement. The arrangement is common across all primary and redundant columns. With this traditional fixed segmentation scheme it is possible, depending on the location of defective cells, to have fewer available redundant segments for repair than primary segments which need repair. In this case, the memory device would be unrepairable because some defective segments of the primary array do not have a substitute redundant segment available for repair. A more flexible and efficient column segmentation arrangement would be desirable.




SUMMARY OF THE INVENTION




The present invention provides a method and apparatus which provides more efficient and flexible column segmentation in a memory device utilizing redundant columns. The present invention provides for a programmable column segmentation arrangement in which the particular rows associated with a column segment can be changed permitting more flexibility in primary column repair.




Thus, after the primary columns have been analyzed for cell failures and after various column segmentation arrangements have been tested for optimum efficiency, a column segmentation arrangement can be selected to best suit the cell failures of the memory device.











BRIEF DESCRIPTION OF THE DRAWINGS




The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments provided below with reference to the accompanying drawings in which:





FIG. 1

shows a representative row address table for a memory device;





FIG. 2

illustrates a conventional column segmentation circuit for a memory device;





FIG. 3

is a table illustrating the input and output states of a decoder of the

FIG. 2

circuit;





FIG. 4

is an exemplary multiplexer used in the

FIG. 2

circuit;





FIG. 5

is a chart illustrating column segmentation of a memory array based upon the conventional segmentation circuit of

FIG. 2

;





FIG. 6

illustrates a programmable column segmentation circuit in accordance with an exemplary embodiment of the present invention;





FIG. 7

is table illustrating the input and output states of the segmentation decoder depicted in the

FIG. 6

circuit;





FIG. 8

is a chart illustrating one of the column segmentation arrangements which can be obtained by the

FIG. 6

circuit;





FIG. 9

illustrates a processor system employing a memory device containing the programmable column segmentation circuit of the invention.











DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS




Before describing the invention, a conventional column segmentation device


200


which is used in memory devices and depicted in

FIG. 2

, will be described in connection with the row address table shown in the FIG.


1


.





FIG. 1

illustrates a simplified row address table for a memory device. Only sixteen rows (word lines) are shown here for simplicity of explanation. In practice, an actual DRAM would have many more rows and the address table would be correspondingly larger. Each of the rows (


0


. . .


15


) has four address bits identified as RowAdd


0


, RowAdd


1


, RowAdd


2


and RowAdd


3


which uniquely identify a row.




Referring to

FIG. 2

, the column segmentation device


200


includes two input lines


250


,


252


connected as inputs to a segmentation decoder


204


. These input lines


250


,


252


respectively receive RowAdd


2


and RowAdd


3


bits from a presented row address signal.




As shown in

FIG. 5

, the RowAdd


2


and RowAdd


3


logic levels can be used to identify four separate groups of rows, that is, four column segments. For example, as shown in

FIG. 5

, rows


15


-


12


are identified as column segment


3


by the bit pattern “11,” rows


11


-


8


are identified as column segment


2


by the bit pattern “10,” rows


7


-


4


are identified as column segment


1


by the bit pattern “01,” and rows


3


-


0


are identified as the column segment


0


by the bit pattern “00.” Each of the above segments contains four adjacent rows. Decoder


204


provides a decoded output on lines


260




a


,


260




b


,


260




c


, and


260




d


in response to the RowAdd


2


and Row Add


3


bits, which corresponds to one of the four segments (row groups) in a column.




Decoder


204


is a very simple circuit containing signal inverters. It receives the RowAdd


2


and RowAdd


1


bits and respectively provides as an output signal on lines


260




a


,


260




b


,


260




c


and


260




d


the bits RowAdd


3


, {overscore (RowAdd


3


)}, RowAdd


2


, and {overscore (RowAdd


2


)}.

FIG. 3

is a table which shows the four possible combinations of inputs signals RowAdd


2


and RowAdd


3


and the corresponding decoded output on lines


260




a


,


260




b


,


260




c


, and


260




d


. Each unique combination of RowAdd


2


and RowAdd


3


logic bits (“11,” “10,” “01,” “00”) yields a unique decoded output. Each unique decoded output indicates one of four column segments to a switching circuit


205


formed by a plurality of multiplexer circuits


206




a


. . .


206




p


. In the illustrated circuit there is one multiplexer circuit


206




a


. . .


206




p


for each bit position of a column address of a memory device. Assuming use of a sixteen-bit column address, there will be sixteen multiplexers


206




a


. . .


206




p


. Each multiplexer


206


receives the segment selection signals at the output of decoder


204


as control signals to select one of the inputs on lines


208




a′ . . . a


″″ . . .


208




p


′ . . .


208




p


″″ and pass it to a respective output line


256


. The input lines


208




a


′ . . .


208




a


″″ . . .


208




p′ . . . p


″″ are respectively coupled to latch circuits


220




a′ . . . a


″″ . . .


220




p′ . . . p


″″ respectively associated with a programmable element


201


such as a fuse or antifuse, only one of which is shown in FIG.


2


. The fuses/antifuses


201


are used to program into the latches


220


the addresses of the defective columns for each of the four column segments. Thus, as shown in

FIG. 2

, each of the four latches for each multiplexer


206


contains a programmed column bit value for a respective one of the column segments


3


,


2


,


1


,


0


.




A defective bit in a column segment of a primary array is indicated by identifying the column address associated with the segment containing a defective bit. The indication of defective bits is programmed by the fuses or antifuses


201


, and the programmed state of each fuse or antifuse is set into a corresponding latch


220


. Thus, if a particular column segment (


3


,


2


,


1


,


0


) contains a defective bit, when the segment, e.g.,


3


, is indicated by the output of the decoder


204


, a latch corresponding to that segment is selected by each multiplexer


206


for each of the sixteen bits of a column address to thereby indicate a defective column address.




The collective sixteen bit output of the multiplexers


206


on respective output lines


256


are applied to a column address comparator


217


, and when a column address is presented for a memory operation which matches the address for the defective column from the multiplexers


206


, a redundant column is selected in place of the primary column corresponding to the indicated defective column address.





FIG. 4

provides a detailed illustration of an exemplary multiplexer


206


. As can be seen, when the column multiplexer


206


is presented with the decoded output RowAdd


3


, {overscore (RowAdd


3


)}, RowAdd


2


, {overscore (RowAdd


2


)} on lines


260




a


,


260




b


,


260




c


, and


260




d


, only one of the four banks of transistors


280


,


282


,


284


,


286


are placed in a conductive state, thus allowing the defective primary column from the selected segment to pass through the multiplexers


206


. The exemplary column multiplexer


206


may be any type of switching logic which yields the same results based upon the decoded output received from the decoder


204


.




As an example of the operation of the

FIG. 2

circuit, assume row


15


is selected for a memory operation, and further assume column


3


of row


15


contains a defective cell and the column address for this defective cell is programmed in the latches


220


. The column


15


row address represented by “1 1 1 1” is presented to a memory device. In this case, the input line


252


receives a high signal, “1”, (RowAdd


3


) and input line


250


receives a high signal, “1” (RowAdd


2


), and a column segment


3


containing row


15


is identified. The decoder


204


decodes these inputs to produce a 4-bit signal (“1 0 1 0”) on lines


260




a


,


260




b


,


260




c


,


260




d


(see

FIG. 2

) which controls the multiplexers


206




a


. . .


206




p


to pass a defective column address bit pattern for column


3


precisely set into the latches


220


for segment


3


. When the sixteen-bit address for column


3


is presented to comparator


217


, it matches the address for defective column


3


passed by the multiplexers


206


and a redundant column is selected.




Depending on where defective cells are located in the primary array, the memory device may not have a sufficient number of available cells in the redundant column segments assigned to the primary columns to repair out all defective cells in columns of the primary memory array.




In order to reduce the number of unrepairable memory devices, the present invention provides for programmable selection of a segmentation arrangement for columns of the primary memory array based upon the row address of the defective cell.





FIG. 6

illustrates an exemplary embodiment of the invention. It differs from

FIG. 2

in that the decoder


204


receives the RowAdd


2


bit on input line


250


, as in

FIG. 2

, but now decoder


204


receives either the RowAdd


3


bit, as in the

FIG. 2

arrangement on line


442


, or a RowADD


1


bit on line


440


on input line


252


, depending on the programmed condition of a switch


402


, e.g., a multiplexer, controlled by programmable line


444


which is connected to a programmable element


470


which may be either a fuse or antifuse. Thus, in one state of programming of element


470


, decoder


204


receives the RowAdd


2


and RowAdd


3


input signals, as in

FIG. 2

, and operates as described above with reference to

FIG. 2

, while in the other state of programming of element


444


, the decoder


204


receives the RowAdd


2


and RowAdd


1


bits as input signals, and the

FIG. 6

circuit operates differently from the

FIG. 2

circuit.




When the RowAdd


2


and RowAdd


1


bits are used as inputs to decoder


204


, the column segmentation is different from that of the

FIG. 2

circuit.

FIG. 7

indicates the output of decoder


204


for each of the possible states of the RowAdd


2


and RowAdd


1


signals, which is the same truth table associated with decoder


204


of the

FIG. 2

circuit; however,

FIG. 8

shows how the column segments are now realigned. Referring back to

FIG. 5

, when the RowAdd


2


and RowAdd


3


signals are used, the four-column segments are arranged such that rows


12


through


15


are in column segment


3


, rows


8


through


11


are in column segment


2


, rows


4


through


7


are in column segment


1


and rows


3


through


0


are in column segment


0


, as shown in FIG.


5


. However, when the RowAdd


2


and RowAdd


1


signals are used as inputs to decoder


204


, the column segmentation is changed to the pattern shown in

FIG. 8

where rows


6


,


7


,


14


,


15


are in column segment


3


, rows


4


,


5


,


12


,


13


are in column segment


2


, rows


2


,


3


,


10


,


11


are in column segment


1


and rows


0


,


1


,


8


,


9


are in column segment


0


.




The

FIG. 6

circuit again uses the decoder


204


output to select the appropriate one of the latches


220


for each multiplexer


206


to provide at the collective outputs


256


of the multiplexers


206


a programmed address of a defective column associated with each of the column segments. This address is sent to comparator


217


where it is compared to a presented column address and, if a match is found, a redundant column is selected.




Thus, after a memory test is performed and defective cells are identified, two different column segmentation patterns are available which can be used to map redundant column segments to primary column segments. This provides a greater degree of flexibility in repairing out defective column segments.




As noted, in order to maximize flexibility of repair out of defective cells, the column segmentation selection input line


444


can be programmed by a programmable element


470


. In the case of an antifuse as programmable element


470


, Vcc (i.e., a high signal) is passed to the column segmentation selection input


444


if the antifuse is blown. A low signal is passed to the column segmentation selection input line


444


if the antifuse is not blown. This is often referred to as “programming” the antifuse into one of two states. (Alternatively, a fuse may also be used which is programmed into one of two logic states.) In this way programming of the circuit


400


may be performed after the primary columns have been analyzed for cell failures and after various column segmentation arrangements have been tested for the optimum efficiency and for the segmentation arrangement which best fits the pattern of the cell defects. The more suitable segmentation arrangement is then selected by the programming of element


470


.




It should be noted that the invention could also be used to segment word lines of a memory instead of column lines if repairs are based on the use of redundant rows instead of redundant columns.





FIG. 9

illustrates a simplified processor system


600


which may use memory devices employing the invention as described and illustrated with reference to

FIGS. 4 and 5

. Processor system


600


includes central processing unit (CPU)


612


, RAM and ROM memory devices


608


,


610


, input/output (I/O) devices


604


,


606


, floppy disk drive


614


and CD ROM drive


616


. All of the above components communicate with each other over one or more buses and/or bridges


618


. The RAM memory device


608


may be formed as one or more memory modules, each of which contains one or more memory devices which may use the invention as described and illustrated with reference to

FIG. 6

, to provide for more efficient repair of defective primary columns of memory cells.




While an exemplary embodiment of invention have been described and illustrated, it is to be understood that the above description is intended to be illustrative and not restrictive. Many variations to the above-described circuit and method will be readily apparent to those having ordinary skill in the art.




Accordingly, the present invention is not to be considered as limited by the specifics of the particular circuit and method which have been described and illustrated, but is only limited by the scope of the appended claims.



Claims
  • 1. A column segmentation circuit for a memory device, said circuit comprising:a programmable circuit for programming (1) a defective column address associated with a column segment of a first column segmentation pattern, and (2) a defective column address associated with a column segment of a second column segmentation pattern; a programmable selection circuit for selecting one of said first and second segmentation patterns; a switch circuit responsive to a selected segment of a selected segmentation pattern for selecting a defective column address associated with a selected segment of said selected segmentation pattern; and a comparator for comparing said selected defective column address with a presented column address to determine if a redundant column should be selected.
  • 2. A segmentation circuit for programmably segmenting at least one of a row and a column of memory cells of a memory device, said segmentation circuit comprising:a programmable device which is selectively programmable to identify one of at least two different address lines; a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with said identified address line; a circuit for producing one of a plurality of programmed addresses based on a signal on said selected address line; and a circuit for comparing said produced address to a further address so as to produce a binary select signal.
  • 3. A processor system comprising:a processor; and a memory device coupled to said processor, said memory device comprising a segmentation circuit for segmenting at least one of a row and a column of memory cells, said segmentation circuit comprising: a programmable device which is selectively programmable to identify one of at least two different address lines; a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with said identified address line; a circuit for producing one of a plurality of programmed addresses based on a signal on said selected address line; and a circuit for comparing said produced address to a further address so as to produce a binary select signal.
  • 4. A column segmentation circuit for a memory device, said circuit comprising:a column segmentation circuit for receiving predetermined bits of a wordline address and using said predetermined bits to determine a column segmentation arrangement; and a selection circuit for determining which of a plurality of possible wordline address bits are used by said segmentation circuit to determine said column segmentation arrangement.
  • 5. The column segmentation circuit as in claim 4 wherein said selection circuit comprises:a switching device having at least two inputs, each connected to receive a different bit of a wordline address; and a programming circuit for selectively programming said switching device to apply one of said different bits to said segmentation circuit.
  • 6. The column segmentation circuit as in claim 5 wherein said programming circuit includes a programmable fuse element.
  • 7. The column segmentation circuit as in claim 5 wherein said programming circuit includes a programmable antifuse element.
  • 8. A method of selecting column segmentation arrangements for a memory device employing redundant columns, said method comprising:selecting a selected address line from a plurality of address lines; decoding an address signal received from said selected address line to produce a decoded signal; programming said memory device to define one of a plurality of available column segmentation arrangements for said memory device based on said decoded signal; and using said defined column segmentation arrangement to repair defective column segments of said memory device.
  • 9. The method of claim 8 wherein said programming selects predetermined bits of a presented row address to define said one of a plurality of possible column segmentation arrangements.
  • 10. The method of claim 9 wherein said selected predetermined bits are between a most significant and a least significant bit of a presented wordline address.
  • 11. A method as in claim 8 wherein said repair operation comprises selecting in accordance with said column segmentation arrangement a prestored column address pattern;comparing said prestored column address pattern with a presented column address pattern; and performing a memory operation in a redundant column when said comparison yields a match.
  • 12. A segmentation circuit for programmably segmenting at least one of a row and a column of memory cells of a memory device, said segmentation circuit comprising;a programmable device which is selectively programmable to identify one of at least two different segmentation patterns; and a circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with a segmentation pattern programmed at said programmable device wherein said programmable device is selectively programmable to identify one of at least two different column segmentation patterns, and said segmenting circuit segments at least one column of memory cells of said memory device.
  • 13. A processor system comprising:a processor; and a memory device coupled to said processor, said memory device comprising a segmentation circuit for segmenting at least one of a row and a column of memory cells, said segmentation circuit comprising: a programmable device which is selectively programmable to identify one of at least two different segmentation patterns; and a switching circuit for segmenting at least one of a row and a column of memory cells of a memory device in accordance with a segmentation pattern programmed at said programmable device wherein said switching circuit selects a defective column address associated with a column segment identified by said decoder circuit.
  • 14. A column segmentation circuit for a memory device, said circuit comprising:a column segmentation circuit for receiving predetermined bits of a wordline address and using said predetermined bits to determine a column segmentation arrangement; and a selection circuit for determining which of a plurality of possible wordline address bits are used by said segmentation circuit to determine said column segmentation arrangement, said selection circuit including a switching device having at least two inputs, each connected to receive a different bit of a wordline address, and a programming circuit for selectively programming said switching device to apply one of said different bits to said segmentation circuit.
  • 15. The column segmentation circuit as in claim 14 wherein said programming circuit includes a programmable fuse element.
  • 16. The column segmentation circuit as in claim 15 wherein said programming circuit includes a programmable antifuse element.
  • 17. A method of selecting column segmentation arrangements for a memory device employing redundant columns, said method comprising:programming said memory device to define one of a plurality of available column segmentation arrangements for said memory device; and using said defined column segmentation arrangement to repair defective column segments of said memory device wherein said programming selects predetermined bits of a presented row address to define said one of a plurality of possible column segmentation arrangements.
  • 18. The method of claim 17 wherein said selected predetermined bits are between a most significant and a least significant bit of a presented wordline address.
  • 19. A method as in claim 17 wherein said repair operation comprises selecting in accordance with said column segmentation arrangement a prestored column address pattern;comparing said prestored column address pattern with a presented column address pattern; and performing a memory operation in a redundant column when said comparison yields a match.
CROSS REFERENCE TO RELATED APPLICATIONS

The present application is a divisional application of U.S. Pat. application Ser. No. 09/818,617, filed on Mar. 28, 2001, now U.S. Pat. No. 6,552,937 issued on Apr. 22, 2003 the disclosure of which is herewith incorporated by reference in its entirety.

US Referenced Citations (15)
Number Name Date Kind
5309446 Cline et al. May 1994 A
5457655 Savignac et al. Oct 1995 A
5619460 Kirihata et al. Apr 1997 A
5822256 Bauer et al. Oct 1998 A
5901105 Ong et al. May 1999 A
5912812 Moriarty, Jr. Jun 1999 A
5923129 Henry Jul 1999 A
5930121 Henry Jul 1999 A
6163489 Blodgett Dec 2000 A
6198234 Henry Mar 2001 B1
6307795 Blodgett Oct 2001 B1
6373758 Hughes et al. Apr 2002 B1
6418068 Raynham Jul 2002 B1
6434067 Blodgett Aug 2002 B1
6552937 Ladner et al. Apr 2003 B2