Memory device with improved performance

Information

  • Patent Grant
  • 8373148
  • Patent Number
    8,373,148
  • Date Filed
    Thursday, April 26, 2007
    17 years ago
  • Date Issued
    Tuesday, February 12, 2013
    11 years ago
Abstract
The present resistive memory device includes first and second electrodes. An active layer is situated between the first and second electrodes. The active layer with advantage has a thermal conductivity of 0.02 W/Kcm or less, and is surrounded by a body in contact with the layer, the body having a thermal conductivity of 0.01 W/Kcm or less.
Description
BACKGROUND OF THE INVENTION

1. Technical Field


This invention relates generally to electronic devices, and more particularly, to resistive memory devices.


2. Background Art



FIG. 1 illustrates a two-terminal metal-insulator-metal (MIM) resistive memory device 30. The memory device 30 is typically formed in an opening in a layer of insulating material 31 such as silicon dioxide or silicon nitride. The device includes a metal, for example copper, Cu electrode 32, an active layer 34 of for example CuxO on and in contact with the electrode 32, and a metal, for example nickel, Ni electrode 36 on and in contact with the layer 34, with the electrodes and layer in contact with the material of the layer. As an example of the operational characteristics of such a device 30, with reference to FIG. 2, initially, assuming that the memory device 30 is unprogrammed, in order to program the memory device 30, an electrical potential Vpg (the “programming” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32. Upon removal of such potential the memory device 30 remains in a conductive or low-resistance state having an ON-state resistance.


In the read step of the memory device 30 in its programmed (conductive) state, an electrical potential Vr (the “read” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32. This electrical potential is less than the electrical potential Vpg applied across the memory device 30 for programming (see above). In this situation, the memory device 30 will readily conduct current, which indicates that the memory device 30 is in its programmed state.


In order to erase the memory device 30, an electrical potential Ver (the “erase” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction of from electrode 32 to electrode 36. (The programming and erasing described above are provided as an example. As another example, the program and erase operations may employ the same bias polarity).


In the read step of the memory device 30 in its erased (substantially non-conductive) state, the electrical potential Vr is again applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32 as described above. With the active layer 34 (and memory device 30) in a high-resistance or substantially non-conductive OFF state, the memory device 30 will not conduct significant current, which indicates that the memory device 30 is in its erased state.


While such a memory device is effective in operation, it will be understood that improvements in performance, such as improved switching speed and lower power usage, are always desirable. Therefore, what is needed is a memory device which exhibits improved switching speed along with lower power usage.


DISCLOSURE OF THE INVENTION

The present resistive memory device includes first and second electrodes, a layer between the first and second electrodes and within which charge carriers may travel, the layer having a thermal conductivity of 0.02 W/Kcm or less, and a body in contact with the layer and having a thermal conductivity of 0.01 W/Kcm or less.


The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there is shown and described embodiments of this invention simply by way of the illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications and various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.





BRIEF DESCRIPTION OF THE DRAWINGS

The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as said preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein:



FIG. 1 is a cross-sectional view of an above-described Background Art memory device;



FIG. 2 is a plot of current vs. voltage illustrating operating characteristics of the memory device of FIG. 1;



FIG. 3 illustrates a first embodiment of the invention;



FIG. 4 is a plot of current vs. voltage illustrating operating characteristics of the memory device of FIG. 3;



FIG. 5 illustrates a second embodiment of the invention;



FIG. 6 illustrates a third embodiment of the invention;



FIG. 7 is a sectional view taken along the line 7-7 of the device of FIG. 6; and



FIGS. 8-10 are systems incorporating memory devices of the present type.





BEST MODE(S) FOR CARRYING OUT THE INVENTION

Reference is now made in detail to specific embodiments of the present invention which illustrate the best mode presently contemplated by the inventors for practicing the invention.



FIG. 3 illustrates a first embodiment of resistive memory device 130. Similar to the previously shown and described device 30, the memory device 130 is typically formed in an opening in a layer of insulating material 131 such as silicon dioxide or silicon nitride. The resistive memory device 130 includes an electrically conductive electrode 132 (for example copper, Cu), an insulating (switching) active layer 134 on and in contact with the electrode 132, and an electrically conductive electrode 136 (for example nickel, Ni) on and in contact with the active layer 134, so that the insulating layer 134 is between the electrodes 132, 136. The active layer 134 is made up of a plurality of materials. In a first example, the layer 134 includes a mixture of CuxO (copper oxide) and CuxS (copper sulfide). While the CuxO by itself has a thermal conductivity on the order of 0.055 W/Kcm, where

    • W=power (watts)
    • K=temperature in ° Kelvin
    • cm=centimeters


The CuxS by itself has a thermal conductivity on the order of <0.015 W/Kcm, substantially lower than the thermal conductivity of the CuxO, and is added to and mixed with the CuxO in sufficient quantity to provide a thermal conductivity for the combined materials of 0.02 W/Kcm or less, substantially lower than the CuxO alone.


The switching mechanism is explained based on the Space-Charge-Limited-Conduction (SCLC) model. With reference to FIG. 4, with the memory device 130 in its erased state, in order to program the memory device 130, an electrical potential Vpg1 (the “program” electrical potential) is applied across the memory device 130 from a higher to a lower electrical potential in the direction of from electrode 136 to electrode 132. This causes electronic charge carriers in the form of electrons and/or holes to enter the active layer 134, resulting in a state change of the memory device, to provide that the overall memory device 130 is in a conductive, low-resistance (programmed) state. Upon removal of such potential the memory device 130 remains in a conductive or low-resistance state having an on-state resistance, due to the long retention associated with the layer 134.


In order to erase the memory device 130, an electrical potential Ver1 (the “erase” electrical potential) is applied across the memory device 130 from a higher to a lower electrical potential in the direction of from electrode 136 to electrode 132. Application of this electrical potential causes a resulting state change of the device back to its erased state, so that the overall memory device 130 is in a high-resistance (erased) state.


The switching mechanism is based on providing sufficient power to cause electronic state change of the layer 134 and in turn the device 130. This energy is provided by heat in the device 130, in turn generated by current through the device 130. In a device 130 with an active layer of relatively high thermal conductivity, such as CuxO, heat is not retained, but is rapidly dissipated. Thus heat which could aid in improving the switching process is lost. With the layer of combined CuxO and CuxS having a substantially greater coefficient of thermal conductivity than the CuxO alone, substantially more heat is retained in the device 130 during switching. This results in more rapid switching than in the previously described system. In addition, because of this improvement in heat retention, applied potential for switching can be reduced, resulting in lower switching current, in turn reducing required switching power in accordance with FIG. 4, wherein programming potential Vpg1 for the device 130 is less than programming potential Vpg for the device 30, erase potential Ver1 for the device 130 is less than programming potential Ver for the device 30, and program and erase currents for the device 130 are lower than the program and erase currents for device 30. Since maximum programming and erasing currents through the memory device 130 are low, and programming and erasing voltages are also low, the total power in programming and erasing the device (power=voltage×current) is low. This low power operation is particularly advantageous and desirable in high density memory products, wherein power dissipation can generally be quite high.



FIG. 5 illustrates a second embodiment of resistive memory device 230. Similar to the previously shown and described device 130, the memory device 230 is typically formed in an opening in a layer of insulating material 231 such as silicon dioxide or silicon nitride. The resistive memory device 230 includes an electrically conductive electrode 232 (for example copper, Cu), an insulating (switching) active layer 234 on and in contact with the electrode 232, and an electrically conductive electrode 236 (for example nickel, Ni) on and in contact with the insulating layer 234, so that the active layer 234 is between the electrodes 232, 236. The active layer 234 is made up of a plurality of materials. In a first example, the layer 234 includes a mixture of CuxO (copper oxide) and GexSbyTe (germanium-antimony-tellurium). While the CuxO by itself has a thermal conductivity on the order of 0.055 W/Kcm, the GexSbyTe by itself has a thermal conductivity on the order of <0.01 W/Kcm, substantially lower than the thermal conductivity of the CuxO, and is added in sufficient quantity to and mixed with the CuxO to provide a thermal conductivity of 0.02 W/Kcm or less (in this embodiment with advantage 0.015 W/Kcm) for the combined materials of CuxO and GexSbyTe, substantially lower than the CuxO alone. With the layer 234 of combined CuxO and GexSbyTe having a substantially lower coefficient of thermal conductivity than the CuxO alone, substantially more heat is retained in the device during switching. This results in more rapid switching than in the previously described system. In addition, because of this improvement in heat retention, applied potential for switching can be reduced, resulting in lower switching current, in turn reducing required switching power in accordance with the above description.



FIG. 6 illustrates a third embodiment of resistive memory device 330. Similar to the previously shown and described devices, the memory device 330 is formed in an opening in a layer of material 331. The resistive memory device 330 includes an electrically conductive electrode 332 (for example copper, Cu), an insulating (switching) active layer 334 on and in contact with the electrode 332, and an electrically conductive electrode 336 (for example nickel, Ni) on and in contact with the active layer 334, so that the active layer 334 is between the electrodes 332, 336. The active layer 334 may be made up of a plurality of materials, as described above, or may be of a single material.


As will be seen in FIG. 7, the layer 331 in which the device 330 is provided forms a body in contact with and which surrounding the layer 334 about the outer periphery thereof. The layer 331 has a low thermal conductivity, preferably 0.01 W/Kcm or less, and so may with advantage be formed of nano film W/AlxOy (thermal conductivity of 0.006 W/Kcm), ZrOx, RexZryO, or a combination of these materials. The layer 331 of such low thermal conductivity provides a high level of heat retention in the device 330 during switching, as compared with previously described silicon dioxide (thermal conductivity of 0.014 W/Kcm) or silicon nitride (thermal conductivity of ˜1 W/Kcm). This in itself provides improved device performance. When combined with an active layer of low thermal conductivity (see first and second embodiments), additional improved performance is achieved.



FIG. 8 illustrates a system 400 utilizing memory devices as described above. As shown therein, the system 400 includes hand-held devices 402 in the form of cell phones, which communicate through an intermediate apparatus such as a tower 404 (shown) and/or a satellite. Signals are provided from one cell phone to the other through the tower 404. Such a cell phone with advantage uses memory devices of the type described above for data storage, for example names, telephone number and other data. One skilled in the art will readily understand the advantage of using such memory devices in other hand-held devices 402 which utilize data storage, such as portable media players, personal digital assistants, digital cameras and the like.



FIG. 9 illustrates another system 500 utilizing memory devices as described above. The system 500 includes a vehicle 502 having an engine 504 controlled by an electronic control unit 506. The electronic control unit 506 with advantage uses memory devices of the type described above for data storage, for example data relating to engine and vehicle operating conditions.



FIG. 10 illustrates yet another system 600 utilizing memory devices as described above. This system 600 is a computer 602 which includes an input in the form of a keyboard, and a microprocessor for receiving signals from the keyboard through an interface. The microprocessor also communicates with a CDROM drive, a hard drive, and a floppy drive through interfaces. Output from the microprocessor is provided to a monitor through an interface. Also connected to and communicating with the microprocessor is memory which may take the form of ROM, RAM, flash and/or other forms of memory. The memory with advantage uses memory devices of the type described above for storage of any data which is of use.


The foregoing description of the embodiments of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Other modifications or variations are possible in light of the above teachings.


The embodiments were chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill of the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally and equitably entitled.

Claims
  • 1. A resistive memory device comprising: first and second electrodes; anda layer between the first and second electrodes within which charge carriers travel that has a thermal conductivity of 0.02 W/Kcm or less and comprises CuOx combined with CuxS or GexSbyTe wherein the layer is on and in contact with the first electrode, and the second electrode is on and in contact with the layer.
  • 2. The memory device of claim 1 and further comprising said memory device incorporated in a system.
  • 3. The memory device of claim 2 wherein the system is selected from the group consisting of a hand-held device, a vehicle, and a computer.
  • 4. A resistive memory device comprising: first and second electrodes;a layer between the first and second electrodes within which charge carriers travel that has a thermal conductivity of 0.02 W/Kcm or less and comprises CuOx combined with CuxS or GexSbyTe wherein the layer is on and in contact with the first electrode, and the second electrode is on and in contact with the layer; anda body in contact with the layer between the first and second electrodes having a thermal conductivity of 0.01 W/Kcm or less.
  • 5. The memory device of claim 4 wherein the body surrounds the layer about the periphery thereof.
  • 6. The memory device of claim 4 wherein the body surrounds the layer about the periphery thereof.
  • 7. The memory device of claim 4 and further comprising said memory device incorporated in a system.
  • 8. The memory device of claim 7 wherein the system is selected from the group consisting of a hand-held device, a vehicle, and a computer.
US Referenced Citations (55)
Number Name Date Kind
6423621 Doan et al. Jul 2002 B2
6507061 Hudgens et al. Jan 2003 B1
6656763 Oglesby et al. Dec 2003 B1
6674115 Hudgens et al. Jan 2004 B2
6686263 Lopatin et al. Feb 2004 B1
6770905 Buynoski et al. Aug 2004 B1
6773954 Subramanian et al. Aug 2004 B1
6825060 Lyons et al. Nov 2004 B1
6836398 Subramanian et al. Dec 2004 B1
6847047 VanBuskirk et al. Jan 2005 B2
6852586 Buynoski et al. Feb 2005 B1
6878961 Lyons et al. Apr 2005 B2
6900488 Lopatin et al. May 2005 B1
6936545 Xie et al. Aug 2005 B1
6953720 Moore et al. Oct 2005 B2
6960783 Lan et al. Nov 2005 B2
6998289 Hudgens et al. Feb 2006 B2
7023014 Morimoto et al. Apr 2006 B2
7102156 Kingsborough et al. Sep 2006 B1
7259039 Lan et al. Aug 2007 B2
7382647 Gopalakrishnan Jun 2008 B1
7394088 Lung Jul 2008 B2
7408240 Zaidi Aug 2008 B2
7449710 Lung Nov 2008 B2
20040084670 Tripsas et al. May 2004 A1
20040109351 Morimoto et al. Jun 2004 A1
20040121261 Ashida et al. Jun 2004 A1
20040160801 Krieger et al. Aug 2004 A1
20040227136 Lan et al. Nov 2004 A1
20040245522 VanBuskirk et al. Dec 2004 A1
20050174861 Kim et al. Aug 2005 A1
20050186737 Sezi et al. Aug 2005 A1
20050227382 Hui Oct 2005 A1
20060113573 Cheong et al. Jun 2006 A1
20060175646 Gaun et al. Aug 2006 A1
20060270232 Kawamura et al. Nov 2006 A1
20060284158 Lung et al. Dec 2006 A1
20060284214 Chen Dec 2006 A1
20070108429 Lung May 2007 A1
20070108430 Lung May 2007 A1
20070109836 Lung May 2007 A1
20070115794 Lung May 2007 A1
20070158645 Lung Jul 2007 A1
20070164267 Asano et al. Jul 2007 A1
20070173019 Ho et al. Jul 2007 A1
20070176261 Lung Aug 2007 A1
20070181932 Happ et al. Aug 2007 A1
20070215852 Lung Sep 2007 A1
20070252127 Arnold et al. Nov 2007 A1
20080017842 Happ et al. Jan 2008 A1
20080017894 Happ et al. Jan 2008 A1
20080019170 Happ et al. Jan 2008 A1
20080138930 Lung Jun 2008 A1
20080197333 Lung Aug 2008 A1
20080247214 Ufert Oct 2008 A1
Non-Patent Literature Citations (1)
Entry
Ultra-Low Thermal Conductivity in W/Al2O3 Nanolaminates,R.M. Costescu et al., Science Feb. 13, 2004, vol. 303, No. 5660, pp. 989-990 (Abstract).
Related Publications (1)
Number Date Country
20080265240 A1 Oct 2008 US