Claims
- 1. A system comprising:
- a plurality of one-chip semiconductor integrated circuit device including:
- a memory unit,
- a terminal which is supplied with an operation mode designation signal arbitrarily designating any one of a plurality of operation modes, and
- a control unit which is coupled to said memory unit and said terminal and which sets a plurality of bits of said memory unit into a predetermined fixed logic level according to a predetermined operation mode designated from said plurality of operation modes by said operation mode designation signal; and
- an external device coupled to said one-chip semiconductor integrated circuit device for supplying said operation mode designation signal to said terminals of said plurality of one-chip semiconductor integrated circuit devices at substantially the same time,
- wherein each of said control units of each of said plurality of one-chip semiconductor integrated circuit devices, in response to said operation mode designation signal commonly supplied from said external device, sets said plurality of bits of each of said memory unit into said predetermined fixed logic level, and
- wherein said predetermined fixed logic level is data other than data provided by said external device.
- 2. A system comprising:
- a plurality of one-chip semiconductor integrated circuit device including:
- a memory unit,
- a terminal which is supplied with an operation mode designation signal arbitrarily designating any one of a plurality of operation modes, and
- a control unit which is coupled to said memory unit and said terminal and which sets a plurality of bits of said memory unit into a predetermined fixed logic level according to a predetermined operation mode designated from said plurality of operation modes by said operation mode designation signal; and
- an external device coupled to said one-chip semiconductor integrated circuit device;
- the method comprising the steps of:
- supplying commonly said operation mode designation signal to said terminals of said plurality of one-chip semiconductor integrated circuit devices at substantially the same time, and
- setting said plurality of bits of each of said memory unit into said predetermined fixed logic level, in response to said operation mode designation signal commonly supplied form said external device, by each of said control units of each of said plurality of one-chip semiconductor integrated circuit devices, and
- wherein said predetermined fixed logic level is data other than data provided by said external device.
- 3. A system comprising:
- a plurality of one-chip semiconductor integrated circuit device including:
- a memory unit,
- a terminal which is supplied with an operation mode designation signal arbitrarily designating any one of a plurality of operation modes, and
- a control unit which is coupled to said memory unit and said terminal and which sets a plurality of bits of said memory unit into a predetermined fixed logic level according to a predetermined operation mode designated from said plurality of operation modes by said operation mode designation signal; and
- an external device coupled to said plurality of one-chip semiconductor integrated circuit devices via a bus for commonly supplying said operation mode designation signal to said terminals of said plurality of one-chip semiconductor integrated circuit devices via a bus for commonly supplying said operation mode designation signal to said terminals of said plurality of one-chip semiconductor integrated circuit devices via said bus at substantially the same time;
- wherein each of said control units of each of said plurality of one-chip semiconductor integrated circuits devices, in response to said operation mode designation signal commonly supplied from said external device, sets said plurality of bits of each of said memory unit into said predetermined fixed logic level, and
- wherein said predetermined fixed logic level is data other than data provided by said external device.
- 4. A control method in a system comprising:
- a plurality of one-chip semiconductor integrated circuit devices each including:
- a memory unit,
- a terminal which is supplied with an operation mode designation signal arbitrarily designating any one of a plurality of operation modes, and
- a control unit which is coupled to said memory unit and said terminal and which sets a plurality of bits of said memory unit into a predetermined fixed logic level according to a predetermined operation mode designated from said plurality of operation modes by said operation mode designation signal; and
- an external device coupled to said plurality of one-chip semiconductor integrated circuit devices via a bus,
- the method comprising the steps of:
- supplying commonly said operation mode designation signal to said terminals of said plurality of one-chip semiconductor integrated circuit devices via said bus at substantially the same time, and
- setting said plurality of bits of each of said memory units into said predetermined fixed logic level, in response to said operation mode designation signal commonly supplied from said external device, by each of said control units of each of said plurality of one-chip semiconductor integrated circuit devices, and
- wherein said predetermined fixed logic level is data other than data provided by said external device.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 07/855,843, filed Mar. 20, 1992 which is a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989, now U.S. Pat. No. 5,175,838; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988 which issued as U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985; said application Ser. No. 07/855,843 also being a continuation-in-part of Ser. No. 07/816,583, filed Jan. 3, 1992; which is a continuation of application Ser. No. 07/314,238, filed Feb. 22, 1989 which issued as U.S. Pat. No. 5,113,487; which is a continuation of application Ser. No. 06/864,502, filed May 19, 1986, now abandoned, said application Ser. No. 816,583 also being a continuation-in-part of application Ser. No. 349,403, filed May 8, 1989; which is a continuation of application Ser. No. 240,380, filed Aug. 29, 1988 now U.S. Pat. No. 4,868,781, which is a continuation of application Ser. No. 779,676, filed Sep. 24, 1985, now abandoned.
US Referenced Citations (39)
Foreign Referenced Citations (13)
Number |
Date |
Country |
3437896 |
Apr 1985 |
DEX |
54-142938 |
Apr 1979 |
JPX |
55-124187 |
Jul 1980 |
JPX |
58-189690 |
Mar 1983 |
JPX |
58-115673 |
Jul 1983 |
JPX |
58-196671 |
Nov 1983 |
JPX |
0208845 |
Dec 1983 |
JPX |
59-60658 |
Apr 1984 |
JPX |
59-95669 |
Jun 1984 |
JPX |
0005339 |
Apr 1986 |
JPX |
61-264378 |
Nov 1986 |
JPX |
61-264379 |
Nov 1986 |
JPX |
2103339 |
Feb 1983 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Alexandridis N. A., "Microprocessor System Design Concepts," Computer Science Press, 1984, pp. 1-12, 29-34. |
IEEE Transactions on Software Engineering, vol. 528, No. 2, Mar. 1982, pp. 137-146, "A Local Area Network Based on the Unix Operating System." |
IBM-TDB vol. 26 No. 10A Mar. 1984 "Efficient Bit String Handling with Standard Processing Units" by E. Mumprecht pp. 4912-4914. |
Continuations (7)
|
Number |
Date |
Country |
Parent |
855843 |
Mar 1992 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|
Parent |
314238 |
Feb 1989 |
|
Parent |
864502 |
May 1986 |
|
Parent |
240380 |
|
|
Parent |
779676 |
|
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
349403 |
May 1989 |
|
Parent |
816583 |
Jan 1992 |
|
Parent |
349403 |
|
|