Claims
- 1. A one-chip memory device, comprising:
- a memory element; and
- an access portion including:
- a first external terminal for inputting data, and
- a second external terminal for inputting an indication signal indicating a mode of writing data from said first external terminal into said memory element, and
- selection indication means for selecting a mode among a plurality of modes based on said indication signal indicating a mode of writing input from said second external terminal, said access portion inputting data input from said first external terminal and data read out of said memory element, and executing a write operation into said memory element under said mode indicated with said indication signal;
- wherein said access portion repeats execution of said write operation when an indication signal indicating a specific mode is input to said second external terminal and repeats execution of a different write operation when an indication signal indicating a different write operation is inputted to said second external terminal, and wherein said indication signal is inputted in said second external terminal without being accompanied by a write operation into said memory element prior to any one of said write operation of said specific mode and said different mode.
- 2. A one-chip memory device, comprising:
- a memory element; and
- an access portion including:
- a first external terminal for inputting data,
- a second external terminal for inputting an indication signal indicating a mode of writing data from said first external terminal into said memory element, and
- selection indication means for selecting a mode among a plurality of modes based on said indication signal indicating a mode of writing from said second external terminal, said access portion executing a write operation of data input in said first external terminal into said memory element under said mode indicated with said indication signal;
- wherein said access portion repeats execution of said write operation when an indication signal indicating a specific mode is inputted to said second external terminal and repeats execution of a different write operation when an indication signal indicating a different mode is input to said second external terminal, and wherein said indication signal is input in said second external terminal without being accompanied by a write operation into said memory element prior to any one of said write operation of said specific mode and said different mode.
- 3. A one-chip memory device, comprising:
- a memory element; and
- an access portion including:
- a first external terminal for inputting data,
- a second external terminal for inputting an indication signal indicating a mode of writing data from said first external terminal into said memory element,
- selection indication means for selecting a mode among a plurality of modes based on said indication signal indicating a mode of writing data input from said second external terminal, and
- control means for inputting data input from said first external terminal and data read out of said memory element and executing a write operation into said memory element under said mode selected by said selection indication means;
- wherein said access portion repeats execution of said write operation when an indication signal indicating a specific mode is inputted to said second external terminal and repeats execution of a different write operation when an indication signal indicating a different mode is input to said second external terminal, and wherein said indication signal is input in said second external terminal without being accompanied by a write operation into said memory element prior to any one of said write operation of said specific mode and said different mode.
- 4. A one-chip memory device, comprising:
- a memory element; and
- an access portion including:
- a first external terminal for inputting data,
- a second external terminal for inputting an indication signal indicating a mode of writing data from said first external terminal into said memory element,
- selection indication means for selecting a mode among a plurality of modes based on said indication signal indicating a mode of writing input from said second external terminal, and
- control means for executing a write operation of data input from said first external terminal into said memory element under said mode selected by said selection indication means;
- wherein said access portion repeats execution of said write operation when an indication signal indicating a specific mode is input to said second external terminal and repeats execution of a different write operation when an indication signal indicating a different mode is input to said second external terminal, and wherein said indication signal is input in said second external terminal without being accompanied by a write operation into said memory element prior to any one of said write operation of said specific mode and said different mode.
- 5. A one-chip memory device, comprising:
- a one-chip memory device having a memory element for storing external data;
- an external terminal for inputting a plurality of external control signals indicating a mode of writing said external data in said memory element; and
- an access portion including:
- circuit means for generating a plurality of internal control signals based on said plurality of external control signals inputted through said external terminal, and
- control means which is controlled by said plurality of internal control signals generated by said circuit means;
- wherein any of a plurality of modes is selectively indicated to said control means of said access portion in accordance with a combination of said plurality of internal control signals generated by said circuit means;
- wherein said external data and data read out of said memory element are provided to said control means of said access portion and a write operation is performed based on said any one mode indicated to said control means at a time of writing in said memory element;
- wherein said access portion repeatedly executes said write operation under said indicated mode and, when a plurality of other external control signals are inputted through said external terminal, a different mode is selectively indicated to said control means of said access portion to repeat a write operation under said indicated different mode; and
- wherein said plurality of external control signals are input to said external terminal after inputting of an electric source to said one-chip memory device and prior to said write operation of said access portion.
Priority Claims (5)
Number |
Date |
Country |
Kind |
59-208266 |
Oct 1984 |
JPX |
|
60-105844 |
May 1985 |
JPX |
|
60-105845 |
May 1985 |
JPX |
|
60-105847 |
May 1985 |
JPX |
|
60-105850 |
May 1985 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 08/458,480 filed Jun. 2, 1995; now U.S. Pat. No. 5,523,973, which is a continuation of application Ser. No. 08/435,959, filed May 5, 1995; now U.S. Pat. No. 5,493,528, which is a continuation of application Ser. No. 08/294,407, filed Aug. 23, 1994 now U.S. Pat. No. 5,448,519; which is a continuation of application Ser. No. 07/855,843, filed Mar. 20, 1992 now U.S. Pat. No. 5,450,342; which is a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989 now U.S. Pat. No. 5,175,838; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988 now U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985; said U.S. Pat. No. 4,868,781 being reissued by application Ser. No. 07/542,028, filed Jun. 21, 1990 now U.S. Pat. No. Re. 33,922; said application Ser. No. 07/855,843 now U.S. Pat. No. 5,450,342 also being a continuation-in-part of Ser. No. 07/816,583, filed Jan. 3, 1992; which is a continuation of application Ser. No. 07/314,238, filed Feb. 22, 1989 now U.S. Pat. No. 5,113,487; which is a continuation of application Ser. No. 06/864,502, filed May 19, 1986, now abandoned, said application Ser. No. 07/816,583 also being a continuation-in-part of application Ser. No. 07/349,403, filed May 8, 1989 now U.S. Pat. No. 5,175,383; which is a continuation of application Ser. No. 07/240,380, filed Aug. 29, 1988 now U.S. Pat. No. 4,868,781; which is a continuation of application Ser. No. 06/779,676, filed Sep. 24, 1985, now abandoned; said U.S. Pat. No. 4,868,781 being reissued by application Ser. No. 07/542,028, filed Jun. 21, 1990, now U.S. Pat. No. Re. 33,922.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5523973 |
Kimura et al. |
Jun 1995 |
|
Continuations (8)
|
Number |
Date |
Country |
Parent |
458480 |
Jun 1995 |
|
Parent |
435959 |
May 1995 |
|
Parent |
294407 |
Aug 1994 |
|
Parent |
855843 |
Mar 1992 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|
Parent |
314238 |
Feb 1989 |
|
Parent |
864502 |
May 1986 |
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
349403 |
May 1989 |
|
Parent |
816583 |
Jan 1992 |
|
Parent |
349403 |
|
|