The patent applications MEMORY HAVING MULTIPLE WRITE PORTS AND METHOD OF OPERATION, Carter, Ser. No. 10/326,091 filed on Dec. 23, 2002, and MEMORY HAVING MULTIPLE WRITE PORTS AND WRITE INSERT UNIT, AND METHOD OF OPERATION, Carter, Ser. No. 10/326,405 filed on Dec. 23, 2002, are filed concurrently with the present application and incorporated herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5325504 | Tipley et al. | Jun 1994 | A |
| 5563829 | Huang | Oct 1996 | A |
| 5629901 | Ho | May 1997 | A |
| 5802003 | Iadanza et al. | Sep 1998 | A |
| 5923608 | Payne | Jul 1999 | A |
| 5940603 | Huang | Aug 1999 | A |
| 6005794 | Sheffield et al. | Dec 1999 | A |
| 6078995 | Bewick et al. | Jun 2000 | A |
| 6104663 | Rablanian | Aug 2000 | A |
| 6151258 | Sample et al. | Nov 2000 | A |
| 6212122 | Wen | Apr 2001 | B1 |
| 6216205 | Chin et al. | Apr 2001 | B1 |
| 6233659 | Cohen et al. | May 2001 | B1 |
| 6243294 | Rao et al. | Jun 2001 | B1 |
| 6271866 | Hancock et al. | Aug 2001 | B1 |
| 6282143 | Zhang et al. | Aug 2001 | B1 |
| Entry |
|---|
| H. Liu et al., Cache, Matrix Multiplication and Vector, Introduction of Cache Memory, Summer 2001, 14 pages. |
| Smith, A Comparative Study Of Set Associative Memory Mapping Algorithms and Their use For Cache And Main Memory, IEEE: Transactions Of Software Engineering., vol. SE-4., No. 2, Mar. 1978, pp. 121-122 and 129-130. |
| Maruyama, mLRU Page Replacement Algorithm In Ters Of The Reference Matrix, IBM Technical Disclosure Bulletin, vol. 17, No. 10, Mar. 1975, pp. 3101-3103. |
| Maruyama, Implementation of the Stack Operation Circuit For LRU Algorithm, IBM Technical Disclosure Bulletin, vol. 19, No. 1, Jun. 1976, pp. 321-325. |
| Smith, Cache Memories., University of CA., Berkeley, CA, Computing Surveys, vol. 14, No. 3, Sep., 1982, pp. 473-530. |