Claims
- 1. A computer comprising:
- a. a processor for processing data, said processor having an address bus for generating addresses, a data bus having a plurality of bit lines for transferring data, said processor generating a module select signal SEL, an inverse column address strobe signal CAS and an inverse configuration signal CONFIG;
- b. at least one memory module for storing the data; each memory module connected to said address bus and said data bus and receiving said module select signal SEL, said inverse column address strobe signal and said inverse configuration signal from said processor; each memory module comprising a read-write memory having a predetermined memory depth and a configuration memory, wherein the configuration memory:
- (i) contains memory module characteristic information;
- (ii) is adapted for storing a sequence of binary data values;
- (iii) has a NEXT signal pin;
- (iv) includes a data pointer pointing to one of said sequence of binary data values, said data pointer set to a first binary data value of said sequence of binary data values upon simultaneous receipt of said module select signal SEL and an inverse configuration signal CONFIG, said data pointer set to a next binary data value of said sequence of binary data values when said inverse column address strobe signal CAS is no longer received on said NEXT signal pin; and
- (v) supplies a single bit of the stored sequence of binary data values pointed to by said data pointer upon each receipt of said inverse column address strobe signal CAS on said NEXT signal pin; wherein the configuration memory is adapted for receiving at the NEXT signal pin, and responding to, a CAS signal used by standard DRAMs.
- 2. The computer of claim 1, wherein the memory module characteristic information includes an identification code for a manufacturer of said memory module.
- 3. The computer of claim 2, wherein the memory module characteristic information includes a part number for said memory module.
- 4. The computer of claim 3, wherein the memory module characteristic information includes said predetermined memory depth of said read-write memory.
- 5. The computer of claim 4, wherein the memory module characteristic information includes access to times to read full and to read in page mode.
- 6. The computer of claim 5, wherein the memory module characteristic information includes delay times to read and write full, and to read and write in page mode.
- 7. In a computer having a processor for processing data, said processor having an address bus for generating addresses, a data bus having a plurality of bit lines for transferring data, said processor generating a module select signal SEL, an inverse column address strobe signal CAS and an inverse configuration signal CONFIG, and at least one memory module for storing the data; each memory module comprising a read-write memory having a predetermined memory depth and a configuration memory, wherein the configuration memory:
- (i) contains memory module characteristic information;
- (ii) is adapted for storing a sequence of binary data values;
- (iii) has a NEXT signal pin;
- (iv) includes a data monitor pointing to one of said sequence of binary data values, said data pointer set to a first binary data value of said sequence of binary data values upon simultaneous receipt of said module select signal SEL and an inverse configuration signal CONFIG, said data pointer set to a next binary data value of said sequence of binary data values when said inverse column address strobe signal CAS is no longer received on said NEXT signal pin; and
- (v) supplies a single bit of the stored sequence of binary data values pointed to by said data pointer upon each receipt of said inverse column address strobe signal CAS on said NEXT signal pin;
- wherein the configuration memory is adapted for receiving at the NEXT signal pin, and responding to, a CAS signal used by standard DRAMs.
- 8. The memory module of claim 7, wherein said memory module characteristic information includes an identification code for a manufacturer of said memory module.
- 9. The memory module of claim 8, wherein said memory module characteristic information includes a part number for said memory module.
- 10. The memory module of claim 9, wherein said memory module characteristic information includes said predetermined memory depth of said read-write memory.
- 11. The memory module of claim 10, wherein said memory module characteristic information includes access to times to read full and to read in page mode.
- 12. The memory module of claim 11, wherein said memory module characteristic information includes delay times to read and write full, and to read and write in page mode.
- 13. A computer comprising:
- a. a processor for processing data, said processor having an address bus for generating addresses, a data bus having a plurality of bit lines for transferring data, said processor generating a module select signal SEL, an inverse column address strobe signal CAS and an inverse configuration CONFIG;
- b. at least one memory module for storing the data; each memory module connected to said address bus and said data bus and receiving said module select signal SEL, said inverse column address strobe signal CAS and said inverse configuration signal CONFIG from said processor; each memory module comprising a read-write memory having a predetermined plural number of bits per addressable memory location and a configuration memory, wherein the configuration memory:
- (i) contains memory module characteristic information;
- (ii) has a NEXT signal pin receiving said inverse column address strobe signal CAS generated by said processor; and
- (iii) is adapted for storing a sequence of binary data values;
- (iv) includes a data pointer pointing to one of said sequence of binary data values, said data pointer set to a first binary data value of said sequence of binary data values upon simultaneous receipt of said module select signal SEL and an inverse configuration signal CONFIG, said data pointer set to a next binary data value of said sequence of binary data values when said inverse column address strobe signal CAS is no longer received on said NEXT signal pin; and
- (v) supplies a single bit of the stored sequence of binary data values pointed to by said data pointer to a predetermined one of said plurality of bit lines of said data bus upon each receipt of said inverse column address strobe signal CAS on said NEXT signal pin.
- 14. The computer of claim 13, wherein the memory module characteristic information includes an identification code for a manufacturer of said memory module.
- 15. The computer of claim 14, wherein the memory module characteristic information includes a part number for said memory module.
- 16. The computer of claim 15, wherein the memory module characteristic information includes said predetermined number of bits per addressable memory location of said read-write memory.
- 17. The computer of claim 16, wherein the memory module characteristic information includes access to times to read full and to read in page mode.
- 18. The computer of claim 17, wherein the memory module characteristic information includes delay times to read and write full, and to read and write in page mode.
- 19. In a computer having a processor for processing data, said processor having an address bus for generating addresses, a data bus having a plurality of bit lines for transferring data, said processor generating a module select signal SEL, an inverse column address strobe signal CAS and an inverse configuration signal CONFIG, and at least one memory module for storing the data; each memory module comprising a read-write memory having a predetermined plural number of bits per addressable memory location and a configuration memory, wherein the configuration memory:
- (i) contains memory module characteristic information;
- (ii) has a NEXT signal pin receiving said inverse column address strobe signal CAS generated by said processor; and
- (iii)is adapted for storing a sequence of binary data values;
- (iv) includes a data pointer pointing to one of said sequence of binary data values, said data pointer set to a first binary data value of said sequence of binary data values upon simultaneous receipt of said module select signal SEL and an inverse configuration signal CONFIG, said data pointer set to a next binary data value of said sequence of binary data values when said inverse column address strobe signal CAS is no longer received on said NEXT signal pin; and
- (v) supplies a single bit of the stored sequence of binary data values pointed to by said data pointer to a predetermined one of said plurality of bit lines of said data bus upon each receipt of said inverse column address strobe signal CAS on said NEXT signal pin.
- 20. The memory module of claim 19, wherein said memory module characteristic information includes an identification code for a manufacturer of said memory module.
- 21. The memory module of claim 20, wherein said memory module characteristic information includes a part number for said memory module.
- 22. The memory module of claim 21, wherein said memory module characteristic information includes said predetermined number of bits per addressable memory location of said read-write memory.
- 23. The memory module of claim 22, wherein said memory module characteristic information includes access to times to read full and to read in page mode.
- 24. The memory module of claim 23, wherein said memory module characteristic information includes delay times to read and write full, and to read and write in page mode.
- 25. A memory module comprising:
- a. at least one read/write memory having a plurality of addressable storage locations, each read/write memory including an address port for receiving a multibit address, a data port for transferring multibit data into or out of said read/write memory, a row address strobe input, a column address strobe input and a write enable input;
- b. a read only configuration memory storing memory module characteristic information, said read only configuration memory having a NEXT input connected to receive said column address strobe input, a module select input connected to a predetermined bit of said multibit address, a configuration input and a data output connected to a predetermined bit of said multibit data port, said read only configuration memory
- pointing to a first bit of said module characteristic information upon simultaneous receipt of a module select signal and a configuration signal on said configuration input,
- pointing to a next bit of said module characteristic information when no longer receiving a column address strobe signal on said NEXT signal input, and
- supplying a pointed to bit of said module characteristic information to a predetermined bit of said data port upon each receipt of said column address strobe signal on said NEXT input.
- 26. The memory module of claim 25, wherein the memory module characteristic information includes an identification code for a manufacturer of said memory module.
- 27. The memory module of claim 26, wherein the memory module characteristic information includes a part number for said memory module.
- 28. The memory module of claim 27, wherein the memory module characteristic information includes a number of bits of said data port of said read-write memory.
- 29. The memory module of claim 28, wherein the memory module characteristic information includes access to times to read full and to read in page mode.
- 30. The memory module of claim 29, wherein the memory module characteristic information includes delay times to read and write full, and to read and write in page mode.
Parent Case Info
This is a continuation of application Ser. No. 07/954,631 filed Sep. 30, 1992.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2226666 |
Apr 1990 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Texas Instruments; "MOS Memory Data Book", pp. 5-31 to 5-33, pp. 6-3 to 6-15, 1989. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
954631 |
Sep 1992 |
|