Claims
- 1. A memory security circuit in electronic bus communication with a memory access circuit for detecting when memory units have been accessed independently of said memory access circuit, said memory access circuit having circuit means programmed to provide a unique address signal for write enabling a discrete memory unit, said discrete memory unit having a write enable pin and chip select pin, which when enabled concurrently, permits writing into said discrete memory unit, comprising:
- address decoding means for receiving said unique address signal and causing a write enable signal and chip select signal to be generated for said discrete memory unit,
- means for electrically communicating said generated write enable signal and chip select signal to be received respectively by said write enable pin and said chip select pin of said discrete memory unit,
- means for monitoring said write enable pin and said chip select pin of said discrete memory unit and having a first output signal when said discrete memory unit has been addressed by said memory access circuit pursuant to the issuance of said unique address and having a second output signal when said memory unit has not been addressed by said memory access circuit and said write enable and said chip select signals have been generated,
- means responsive to said second output signal to record said occurrence of said second output signal.
- 2. A memory security circuit as claimed in claim 1 wherein said circuit means comprises a programmable microprocessor.
- 3. A memory security circuit in electronic bus communication with a memory access circuit for detecting when a memory unit has been accessed independently of an address instruction of a programmable microprocessor in electronic bus communication with said memory security circuit which provides a unique address signal for write enabling a discrete memory unit, said discrete memory unit having a write enable pin and chip select pin, which when enabled concurrently, permits writing into said memory discrete unit, comprising:
- address decoding means for receiving said unique address instruction and causing a write enable signal and chip select signal to be generated for said discrete memory unit,
- first means for electrically communicating said generated write enable signal and chip select signal to be received respectively by said write enable pin and said chip select pin of said discrete memory unit,
- second means for monitoring said write enable pin and said chip select pin of said discrete memory unit and having a first output signal when said discrete memory unit has been addressed by said address instruction pursuant to the issuance of said unique address and a second output signal when said discrete memory unit has not been addressed by said memory access circuit and said write enable and said chip select signals have been generated, and
- third means responsive to said second output signal to record said occurrence of said second output signal and disabling said first means.
- 4. A memory security circuit as claimed in claim 3 wherein said third means further comprises means for generating a third output signal direct to said microprocessor, said microprocessor being programmed to upon receiving said third output signal to execute a program routing disabling said microprocessor.
- 5. In a postage metering system, a memory security circuit in communication with a memory access circuit for detecting when memory units have been accessed independently of said memory access circuit, said memory access circuit having circuit means programmed to provide a unique address signal for write enabling a discrete memory unit, said discrete memory unit having a write enable pin and chip select pin, which when enabled concurrently, permits writing into said discrete memory unit, the memory security circuit comprising:
- address decoding means for receiving said unique address signal and causing a write enable signal and chip select signal to be generated for said discrete memory unit,
- means for electrically communicating said generated write enable signal and chip select signal to be received by said write enable pin and said chip select pin, respectively, of said discrete memory unit,
- means for monitoring said write enable pin and said chip select pin of said discrete memory unit and producing: (1) a first output signal when said discrete memory unit has been addressed by said memory access circuit pursuant to the issuance of said unique address so that writing into said discrete memory unit is permitted, and (2) a second output signal when said memory access circuit and said write enable and said chip select signals have been supplied by a source external to the memory access circuit so that writing into said discrete memory unit is prevented, and
- means responsive to said second output signal for disabling the postage metering system.
- 6. A memory security circuit as claimed in claim 5 further comprising:
- a plurality of gates corresponding to the respective memory units,
- means for producing an address strobe signal,
- means for producing an NVMWR signal,
- a flip-flop having the address strobe signal and the NVMWR signal as inputs and in electrical communication with the gates such that: (1) the flip-flop is inactive if the address strobe signal and the NVMWR signal are both valid, and (2) the flip-flop is active if the address strobe signal is not valid and the NVMWR signal is valid causing the gates to become disabled and preventing access to the memory units.
Parent Case Info
This application is a continuation of application Ser. Code/No. 08/163,811, filed Dec. 9, 1993 now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 194 660 A2 |
Sep 1986 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
163811 |
Dec 1993 |
|