Claims
- 1. A memory cell for an integrated circuit memory, the cell having components mounted on a semiconductor substrate having a major surface, and further comprising:
- a control gate;
- a floating gate, controlled by the control gate and insulated from the control gate;
- an insulation layer for insulating the floating gate from the substrate and including at least one window made or a tunnel oxide;
- a first region formed in the substrate, said first region being diffused with a dopant of the type opposite that of a dopant in a channel region;
- the channel region formed in the substrate and juxtaposed adjacent said diffused first region, the channel region being doped with a dopant of the type opposite that of the first region;
- a second region of the substrate adjacent to the channel region, opposite and coplanar to, the first region with the channel region therebetween, said second region being doped with a dopant of the same type as that of the channel region;
- the first region, second region, and channel region being positioned in a plane parallel to the major surface;
- the floating gate positioned in overlying spaced relation to the first region and the channel region;
- the tunnel window of the insulation layer being aligned between the floating gate and the first region;
- means connecting the control gate to a word line; and
- means connecting the first region to a bit line;
- thereby permitting the cell to switch between programmed and erased states.
- 2. A memory cell as set forth in claim 1, further comprising a lightly doped drain type implantation adjacently contacting the first region to extend the first region slightly beneath the control gate.
- 3. A memory cell for an integrated circuit memory, the cell having components mounted on a semiconductor substrate and further comprising:
- a control gate;
- a floating gate, controlled by the control gate and insulated from the control gate;
- a tunnel oxide insulation layer for insulating the floating gate from the substrate;
- a first region formed in the substrate, said first region being diffused;
- a channel region formed in the substrate and located adjacent said first region;
- a second region of the substrate adjacent to the channel region, opposite and coplanar to the first region, the channel region therebetween, said second region being doped with a dopant of the same type as that of the channel region;
- the first region doped with a dopant of a type opposite that of a dopant in the channel region of the substrate;
- means connecting the control gate to a word line; and
- means connecting the first region to a bit line;
- thereby permitting the cell to switch between programmed and erased states.
- 4. A memory cell as set forth in claim 3, further comprising a lightly doped drain type implantation adjacently contacting the first region to extend the first region slightly beneath the control gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
91 06466 |
May 1991 |
FRX |
|
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 08/331,871, filed Nov. 1, 1994, now U.S. Pat. No. 5,552,621, which is a continuation of U.S. patent application Ser. No. 07/888,639, filed May 27, 1992, now abandoned.
US Referenced Citations (20)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-80851 |
Apr 1986 |
JPX |
63-5558 |
Jan 1988 |
JPX |
9206451 |
Oct 1991 |
WOX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
331871 |
Nov 1994 |
|
Parent |
888639 |
May 1992 |
|