MEMS microphone

Information

  • Patent Grant
  • 11082775
  • Patent Number
    11,082,775
  • Date Filed
    Thursday, September 17, 2020
    4 years ago
  • Date Issued
    Tuesday, August 3, 2021
    3 years ago
  • CPC
  • Field of Search
    • US
    • 381 123000
    • 381 173000
    • 381 174000
    • 381 321000
    • 381 361000
    • CPC
    • H04R3/00
    • H04R3/06
    • H04R29/004
    • H04R3/005
    • H04R3/04
    • H04R1/04
    • H04R1/406
    • H04R23/00
    • H04R19/005
    • H04R19/04
    • H04R2201/003
  • International Classifications
    • H04R19/04
    • Disclaimer
      This patent is subject to a terminal disclaimer.
Abstract
Embodiments provide a MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit. The modulator is configured to apply a defined phase shift to a signal to be modulated.
Description
TECHNICAL FIELD

Embodiments relate to a MEMS microphone.


BACKGROUND

When using certain input signals (e.g. constant input signal), undesired tones (limit cycles) occur in sigma-delta ADCs and digital modulators. For example, tones may arise in the useful band, which are particularly problematic (audible) in audio applications. On the other hand, particularly when using single-bit modulators, strong limit cycles occur around Fs/2.


Said limit cycles cause interference effects (stereo noise) in the useful band, e.g., in stereophonic microphone applications. Interfering components may also arise in the useful band due to intermodulation of limit cycles around half of the sampling rate Fs/2 and interference on the reference.


A common method for minimizing limit cycles is adding a so-called dither signal (pseudo random signal). This signal is usually fed in in front of the quantizer. A disadvantage of this method is that it reduces the SNR (particularly when using single-bit modulators, unacceptably high levels would have to be used for the dither signal in order to minimize the limit cycles around half of the sampling rate Fs/2).


SUMMARY

Embodiments provide a MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit. The modulator is configured to apply a defined phase shift to a signal to be modulated.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments are described herein making reference to the appended drawings.



FIG. 1 shows a schematic block diagram of a MEMS microphone module comprising a first MEMS microphone and a second MEMS microphone;



FIG. 2 shows a schematic block diagram of a digital MEMS microphone;



FIG. 3 shows a schematic block diagram of a MEMS microphone according to an embodiment;



FIG. 4 shows a schematic block diagram of a modulator according to an embodiment;



FIG. 5 shows a schematic block diagram of a modulator according to a detailed embodiment;



FIG. 6 shows a schematic block diagram of digital stereo MEMS microphone module according to an embodiment;



FIG. 7 shows in a diagram the stereo noise of the MEMS microphone module of FIG. 1 with modulators without phase shifters plotted over frequency (stereo), and for comparison the noise of a modulator of a single MEMS microphone plotted over frequency (mono);



FIG. 8 shows in a diagram the stereo noise of the MEMS microphone module of FIG. 6 with modulators with phase shifters plotted over frequency (stereo), and for comparison the noise of a modulator of a single MEMS microphone plotted over frequency (mono);



FIG. 9 shows in a diagram the pronounced limit cycles at halt of the sampling frequency Fs/2 when using a modulator without phase shifter;



FIG. 10 shows in a diagram the greatly reduced limit cycles when using a modulator with a phase shifter; and



FIG. 11 shows a flowchart of a method for operating a MEMS microphone according to an embodiment.





DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

In the following description, a plurality of details are set forth to provide a more thorough explanation of embodiments of the present invention. However, it will be apparent to one skilled in the art that embodiments of the present invention may be practiced without these specific details. In other instances, well-known structures and devices are shown in block diagram form rather than in detail in order to avoid obscuring embodiments of the present invention. In addition, features of the different embodiments described hereinafter may be combined with each other, unless specifically noted otherwise.


As already mentioned above in the section background, when using certain input signals (e.g. a constant input signal), undesired tones (limit cycles) occur in sigma-delta ADCs and digital modulators. For example, tones, such as idle tones, may arise in the useful band, which are particularly problematic (audible) in audio applications. On the other hand, particularly when using single-bit modulators, strong limit cycles occur around Fs/2.


Said limit cycles cause interference effects (stereo noise) in the useful band, e.g., in stereophonic microphone applications. Interfering components may also arise in the useful band due to intermodulation of limit cycles around half of the sampling rate Fs/2 and interference on the reference.


Further, when using two microphones operated in stereo, interference effects (stereo noise) may arise.


This effect will first be explained in detail with reference to FIGS. 1 and 2, before subsequently embodiments of the present invention are described with reference to FIGS. 3 to 11.



FIG. 1 shows a schematic block diagram of a MEMS microphone module 100 comprising a first MEMS microphone 102_1 and a second MEMS microphone 102_2. In other words, FIG. 1 shows a schematic block diagram of a stereo mode application.


The first MEMS microphone 102_1 comprises a first MEMS microphone unit 104_1, a first amplifier unit 106_1 (e.g., a source follower), a first analog-to-digital converter (ADC) 108_1, a first digital filter 109_1 and a first modulator 110_1. The second MEMS microphone 102_2 comprises a second MEMS microphone unit 104_2, a second amplifier unit 106_2 (e.g., a source follower), a second analog-to-digital converter (ADC) 108_2, a second digital filter 109_2 and a second modulator 110_2.


As shown in FIG. 1, the two MEMS microphones 102_1 and 102_2 can be connected via a single line 114, for example, to a digital signal processor (DSP). A configuration bit 116 (select L/R) can be used to determine which MEMS microphone 102_1 and 102_2 is scanned with the rising edge of the clock and which is scanned with the falling edge of the clock. Additional power dissipation originating from charge-reversal effects causes interference (stereo noise) in the audio band via the thermo-acoustic effect. The stereo noise causes deterioration in performance (SNR).


In addition to other parameters (e.g. supply voltage), the stereo noise is mainly determined by the limit cycles of the digital modulators, as shown in FIG. 2.


In detail, FIG. 2 shows a schematic block diagram of a digital MEMS microphone 102. The digital MEMS microphone 102 comprises a MEMS microphone unit 104, an amplifier unit 106 (e.g., a source follower), an analog-to-digital converter (ADC) 108, a digital filter 109, a digital gain unit in and a digital modulator no. As indicated in FIG. 2, the analog-to-digital converter (ADC) 108, the digital filter 109, the digital gain unit in and the digital modulator no are operated with a clock frequency Fs (or sampling frequency or sampling rate).


When using single-bit modulators, strong limit cycles occur around half of the sampling frequency Fs/2 as a matter of principle. If the limit cycles around half of the sampling frequency Fs/2 are successfully reduced or even minimized, the stereo noise is also reduced.


Subsequently, embodiments are described which reduce the limit cycles around half of the sampling frequency Fs/2.



FIG. 3 shows a schematic block diagram of a MEMS microphone 102 according to an embodiment. The MEMS microphone 102 comprises a MEMS microphone unit 104 and a modulator no connected downstream the MEMS microphone unit 104. The modulator no is configured to apply (e.g., prior to modulation) a defined phase shift to a signal 120 to be modulated, e.g., a signal provided by the MEMS microphone unit 104 or a signal derived therefrom, such as a signal 120 present at an input 122 of the modulator 110 or a signal derived therefrom (e.g., a filtered version of the signal 120 present at the input 122 of the modulator no; e.g., a signal of a signal chain of the modulator).


In embodiments, limit cycles (e.g., around half of the sampling frequency Fs/2) can be reduced by applying the phase shift to the signal 120 to be modulated.


In embodiments, the modulator no can be a digital modulator or an analog-to-digital converter, such as a sigma-delta analog-to-digital converter (e.g., a switched-capacitor sigma-delta analog-to-digital converter or a continuous time sigma-delta analog-to-digital converter).


In embodiments, the modulator no can be a single bit modulator, i.e. a modulator configured to provide at its output a single bit per sampling period.


As shown in FIG. 3 by way of example, the modulator no can comprise a phase shifter 124 configured to apply the defined phase shift to the signal 120 to be modulated.


Further, the modulator no can comprise a quantizer 126 connected downstream the phase shifter 124. The quantizer 126 can be configured to quantize a phase shifted version 128 of the signal 120 to be modulated provided by the phase shifter 124.



FIG. 4 shows a schematic block diagram of a modulator no according to an embodiment. As shown in FIG. 4, the modulator no can comprise a phase shifter 124 configured to apply a phase shift to a signal 120 to be modulated. The signal 120 to be modulated can be a signal present at an input 122 of the modulator no or a signal derived therefrom, such as a filtered version of the signal present at the input 122 of the modulator (e.g., filtered by a loop filter 130). Further, the modulator no can comprise a quantizer 126 configured to quantize the signal 120′ provided by phase shifter 124, i.e. the phase shifted version 120′ of the signal 120 to be modulated.


In embodiments, the modulator no (or more precisely the phase shifter 124) can be configured to apply a delay as the phase shift to the signal 120 to be modulated. For example, the delay can be equal to a sampling period of the signal 120 to be modulated.


In other words, FIG. 4 shows a modulator no with a reduction of limit cycles around half of the sampling rate Fs/2 by means of a phase shifter 124. As illustrated FIG. 4, a phase shifter 124 can be used in the modulator no in order to reduce or even minimize the limit cycles around half of the sampling rate Fs/2. In the simplest case, a delay (one clock period for scanning systems) can be used as a phase shifter. In a feedback system, a dead time (delay) negatively affects the performance, thus, only the necessary amount of dead time is inserted.



FIG. 5 shows a schematic block diagram of a modulator no according to a detailed embodiment. The modulator no comprises the loop filter 130, the phase shifter 124 and the quantizer 126, wherein the phase shifter 124 is configured to apply a delay to the signal 120 to be modulated, wherein the delay can be equal to a sampling period of the signal 120 to be modulated or a fraction or a multiple thereof.


The phase shifter 124 can be implemented, for example, by means of a delay 140, a first combiner (e.g., subtractor) 141, a digital gain unit 142 and a second combiner (e.g., adder) 143. The delay 140 can be configured to delay the input signal 120 of the phase shifter (=signal 120 to be modulated) by one sampling period, or a fraction or a multiple thereof, in order to obtain a delayed signal 144. The first combiner 141 (e.g., subtractor) can be configured to combine (e.g., subtract) the input signal 120 and the delayed signal 144, in order to obtain a combined signal 145. The digital gain unit 142 can be configured to apply a variable gain between a=0 and a=2, preferably between a=0 and a=1, to the combined signal 145, to obtain a signal 146. While gain values in the range 0≤a≤1 provide better results, the invention could also be implemented with higher gain values (e.g., with a=2). The second combiner 148 (e.g., adder) can be configured to combine (e.g., add) the signal 146 and the delayed signal 144, in order to obtain an output signal 120′ of the phase shifter (=delayed version 120′ of the signal to be modulated).


In other words, FIG. 5 shows a modulator no with a reduction of limit cycles around half of the sampling rate Fs/2 by means of a phase shifter 124 in detail. Thereby, FIG. 5 shows a modulator 110 having a filter that implements fractional delays (the phase shift is only a fraction of a sampling period). The phase shift can be adjusted with the coefficient a. With a=0, a phase shift of one sampling period is achieved, when selecting a=1, no phase shift occurs. For values in between, the phase shift is in the range of 0 to one sampling period. Naturally, embodiments also work with gain values greater than one (a>1), such as a=2, or gain values in the range between a=1 and a=2 (e.g., 1<a≤2).


In embodiments, in the modulator (ADC or digital modulator), limit cycles can be reduced or even minimized around half of the sampling rate Fs/2 by means of phase shifters. This also reduces or even minimizes stereo noise.


Embodiments described herein provide at least one of the following advantages. First, embodiments enable the reduction of the stereo noise independently of the L/R bit. Second, embodiments avoid an additional offset. Third, embodiments can be combined in a stereo application with microphones from other manufacturers. Fourth, embodiments provide an efficient implementation. Fifth, in embodiments, the phase shift can be implemented to be switchable (level-dependent change of coefficient a), thereby achieving an additional improvement. Sixth, embodiments generally can be used as a dither method for modulators.


The above discussions apply to digital modulators and switched-capacitor sigma-delta ADCs.


Both modulators can be regarded as scanning systems, and the phase shift can take place as described above. However, embodiments also can be applied to continuous-time sigma-delta ADCs. In this case, the phase shift can also occur, e.g., by means of inverter chains.


Subsequently, a detailed embodiment of a digital stereo MEMS microphone module is described.



FIG. 6 shows a schematic block diagram of digital stereo MEMS microphone module 100 according to an embodiment. The digital stereo MEMS microphone module 100 comprises a first digital MEMS microphone 102_1 and a second digital MEMS microphone 102_2.


The first digital MEMS microphone 102_1 comprises a first MEMS microphone unit 104_1, a first amplifier unit 106_1 (e.g., a source follower), a first analog-to-digital converter (ADC) 108_1, a first digital filter 109_1 and a first modulator 110_1, wherein the first modulator 110_1 is configured to apply a phase shift to the signal 120 to be modulated in order to reduce limit cycles, e.g., around half of the sampling rate Fs/2.


The second MEMS microphone 102_2 comprises a second MEMS microphone unit 104_2, a second amplifier unit 106_2 (e.g., a source follower), a second analog-to-digital converter (ADC) 108_2, a second digital filter 109_2 and a second modulator 110_2, wherein the second modulator 110_2 is configured to apply a phase shift to the signal 120_2 to be modulated in order to reduce limit cycles, e.g., around half of the sampling rate Fs/2.


As shown in FIG. 6 by way of example, the first modulator 110_1 and the second modulator 110_2 can be configured to apply a delay as the phase shift to the signal to be modulated, wherein the delay can be equal to a fraction of one sampling period. For example, both the first modulator 110_1 and the second modulator 110_2 can be implemented as shown in the embodiment of FIG. 5 and apply a gain value of a=0.7 in the filter chain of the phase shifter. Naturally, it is also possible that the first modulator 110_1 and the second modulator 110_2 apply different gain values in the filter chains of the phase shifters.


Further, as shown in FIG. 6, the two MEMS microphones 102_1 and 102_2 can be connected via a single line 114, for example, to a digital signal processor (DSP). A configuration bit 116 (select L/R) can be used to determine which MEMS microphone 102_1 and 102_2 is scanned with the rising edge of the clock and which is scanned with the falling edge of the clock.


In other words, FIG. 6 shows a schematic block diagram of a digital filter path of a stereo application (ASIC). It is apparent that modulators with phase shift (a=0.7) are used.


Subsequently, simulation results of the stereo application shown in FIG. 6 are discussed making reference to FIGS. 7 to 10.



FIG. 7 shows in a diagram the stereo noise of the MEMS microphone module of FIG. 1 with modulators without phase shifters plotted over frequency (stereo), and for comparison the noise of a modulator of a single MEMS microphone plotted over frequency (mono). Thereby, the ordinate denotes the level in dBFS, wherein the abscissa denotes the frequency in Hz. In other words, FIG. 7 illustrates the stereo noise for modulators without phase shift (a=1).



FIG. 8 shows in a diagram the stereo noise of the MEMS microphone module of FIG. 6 with modulators with phase shifters plotted over frequency (stereo), and for comparison the noise of a modulator of a single MEMS microphone plotted over frequency (mono). Thereby, the ordinate denotes the level in dBFS, wherein the abscissa denotes the frequency in Hz. In other words, FIG. 8 illustrates the reduced stereo noise as a result of the effects of the phase shift (a=0.7).



FIG. 9 shows in a diagram the pronounced limit cycles at halt of the sampling frequency Fs/2 when using the modulator without phase shift (a=1). Thereby, the ordinate denotes the magnitude in dB, wherein the abscissa denotes the frequency in Hz.



FIG. 10 shows in a diagram the greatly reduced limit cycles when using the modulator with a phase shift (a=0.7). Thereby, the ordinate denotes the magnitude in dB, wherein the abscissa denotes the frequency in Hz.



FIG. 11 shows a flowchart of a method 200 for operating a MEMS microphone according to an embodiment. The MEMS microphone comprises a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit. The method 200 comprises a step 202 of applying a defined phase shift to a signal to be modulated by the modulator.


Embodiments provide a MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit, wherein the modulator is configured to apply (e.g., prior to modulation) a defined phase shift to a signal to be modulated (e.g., to be modulated by the modulator; e.g., a signal present at an input of the modulator or a signal derived therefrom; e.g., a signal of a signal chain of the modulator).


In embodiments, the modulator is configured to apply the defined phase shift to the signal to be modulated in order to reduce limit cycles of the modulator.


In embodiments, the modulator is configured to apply an adjustable phase shift to the signal to be modulated.


In embodiments, the modulator is configured to adjust the phase shift in dependence on a level of the signal to be modulated.


In embodiments, the modulator is configured to apply a delay as the phase shift to the signal to be modulated.


In embodiments, the delay is equal to a sampling period of the signal to be modulated or a fraction or a multiple thereof.


In embodiments, the modulator is a digital modulator.


In embodiments, the modulator is a sigma-delta analog-to-digital converter.


In embodiments, the modulator is a single bit modulator.


In embodiments, the modulator comprises a phase shifter configured to apply the defined phase shift to the signal to be modulated.


In embodiments, the modulator comprises a quantizer connected downstream the phase shifter.


Embodiments provide a MEMS microphone module, comprising a first MEMS microphone and a second MEMS microphone, wherein the first MEMS microphone comprises a first MEMS microphone unit and a first modulator connected downstream the first MEMS microphone unit, wherein the first modulator is configured to apply a defined phase shift to a signal to be modulated, wherein the second MEMS microphone comprises a second MEMS microphone unit and a second modulator connected downstream the second MEMS microphone unit, wherein the second modulator is configured to apply a defined phase shift to a signal to be modulated.


In embodiments, the modulators of the first MEMS microphone and the second MEMS microphone are configured to apply different phase shifts to the signals to be modulated.


Further embodiments provide a method for operating a MEMS microphone, the MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit, wherein the method comprises a step of applying a defined phase shift to a signal to be modulated by the modulator.


Further embodiments provide a computer program for performing, when running on a computer or microprocessor, a method for operating a MEMS microphone, the MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit, wherein the method comprises a step of applying a defined phase shift to a signal to be modulated by the modulator.


Further embodiments provide an apparatus for operating a MEMS microphone, the MEMS microphone comprising a MEMS microphone unit and a modulator connected downstream the MEMS microphone unit, wherein the apparatus comprises means for applying a defined phase shift to a signal to be modulated by the modulator.


Although some aspects have been described in the context of an apparatus, it is clear that these aspects also represent a description of the corresponding method, where a block or device corresponds to a method step or a feature of a method step. Analogously, aspects described in the context of a method step also represent a description of a corresponding block or item or feature of a corresponding apparatus. Some or all of the method steps may be executed by (or using) a hardware apparatus, like for example, a microprocessor, a programmable computer or an electronic circuit. In some embodiments, one or more of the most important method steps may be executed by such an apparatus.


Depending on certain implementation requirements, embodiments of the invention can be implemented in hardware or in software. The implementation can be performed using a digital storage medium, for example a floppy disk, a DVD, a Blu-Ray, a CD, a ROM, a PROM, an EPROM, an EEPROM or a FLASH memory, having electronically readable control signals stored thereon, which cooperate (or are capable of cooperating) with a programmable computer system such that the respective method is performed. Therefore, the digital storage medium may be computer readable.


Some embodiments according to the invention comprise a data carrier having electronically readable control signals, which are capable of cooperating with a programmable computer system, such that one of the methods described herein is performed.


Generally, embodiments of the present invention can be implemented as a computer program product with a program code, the program code being operative for performing one of the methods when the computer program product runs on a computer. The program code may for example be stored on a machine-readable carrier.


Other embodiments comprise the computer program for performing one of the methods described herein, stored on a machine-readable carrier.


In other words, an embodiment of the inventive method is, therefore, a computer program having a program code for performing one of the methods described herein, when the computer program runs on a computer.


A further embodiment of the inventive methods is, therefore, a data carrier (or a digital storage medium, or a computer-readable medium) comprising, recorded thereon, the computer program for performing one of the methods described herein. The data carrier, the digital storage medium or the recorded medium are typically tangible and/or non-transitionary.


A further embodiment of the inventive method is, therefore, a data stream or a sequence of signals representing the computer program for performing one of the methods described herein. The data stream or the sequence of signals may for example be configured to be transferred via a data communication connection, for example via the Internet.


A further embodiment comprises a processing means, for example a computer, or a programmable logic device, configured to or adapted to perform one of the methods described herein.


A further embodiment comprises a computer having installed thereon the computer program for performing one of the methods described herein.


A further embodiment according to the invention comprises an apparatus or a system configured to transfer (for example, electronically or optically) a computer program for performing one of the methods described herein to a receiver. The receiver may, for example, be a computer, a mobile device, a memory device or the like. The apparatus or system may, for example, comprise a file server for transferring the computer program to the receiver.


In some embodiments, a programmable logic device (for example a field programmable gate array) may be used to perform some or all of the functionalities of the methods described herein. In some embodiments, a field programmable gate array may cooperate with a microprocessor in order to perform one of the methods described herein. Generally, the methods are preferably performed by any hardware apparatus.


The apparatus described herein may be implemented using a hardware apparatus, or using a computer, or using a combination of a hardware apparatus and a computer.


The apparatus described herein, or any components of the apparatus described herein, may be implemented at least partially in hardware and/or in software.


The methods described herein may be performed using a hardware apparatus, or using a computer, or using a combination of a hardware apparatus and a computer.


The methods described herein, or any components of the apparatus described herein, may be performed at least partially by hardware and/or by software.


While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.

Claims
  • 1. A system comprising: at least one modulator comprising a subtractor configured to receive an input signal at a first input, and configured to subtract a signal at a second input from the input signal;a loop filter having an input coupled to an output of the subtractor;a phase shifter having an input coupled to an output of the loop filter; anda quantizer having an input coupled to the output of the phase shifter and an output coupled to the second input of the subtractor.
  • 2. The system of claim 1, wherein the phase shifter comprises: a delay block having an input coupled to the output of the loop filter;a first combiner having a first input coupled to the output of the loop filter and a second input coupled to an output of the delay block;a digital gain unit having an input coupled to an output of the first combiner; anda second combiner having a first input coupled to an output of the digital gain unit, a second input coupled to the output of the delay block and an output coupled to an output of the phase shifter.
  • 3. The system of claim 2, wherein the at least one modulator comprises a first modulator and a second modulator; anda gain of the digital gain unit of the first modulator is different from a gain of the digital gain unit of the second modulator.
  • 4. The system of claim 3, further comprising: a first MEMS microphone having an output coupled to the first modulator; anda second MEMS microphone having an output coupled to the second modulator.
  • 5. The system of claim 1, wherein the phase shifter is configured to apply a phase shift that reduces limit cycles of the at least one modulator.
  • 6. The system of claim 2, wherein a delay of the delay block is linearly related to a sampling period of the signal at the output of the loop filter.
  • 7. The system of claim 6, wherein the delay is equal to the sampling period of the signal at the output of the loop filter.
  • 8. The system of claim 6, wherein the delay is a fraction of the sampling period of the signal at the output of the loop filter.
  • 9. The system of claim 6, wherein the delay is a multiple of the sampling period of the signal at the output of the loop filter.
  • 10. The system of claim 2, wherein the digital gain unit comprises a variable gain unit.
  • 11. The system of claim 10, wherein a variable gain of the variable gain unit has a range between zero and two.
  • 12. The system of claim 10, wherein a variable gain of the variable gain unit has a range between zero and one.
  • 13. The system of claim 1, wherein the at least one modulator comprises: a first modulator comprising a first subtractor configured to receive a first input signal at a first input, and configured to subtract a signal at a second input from the first input signal; a first loop filter having an input coupled to an output of the first subtractor; a first phase shifter having an input coupled to an output of the first loop filter; and a first quantizer having an input coupled to the output of the first phase shifter and an output coupled to the second input of the first subtractor, wherein the first phase shifter is configured to apply a delay to a signal at the output of the loop filter, and wherein the delay is linearly related to a sampling period of the signal at the output of the first loop filter; anda second modulator comprising a second subtractor configured to receive a second input signal at a first input, and configured to subtract a signal at a second input from the second input signal; a second loop filter having an input coupled to an output of the second subtractor; a second phase shifter having an input coupled to an output of the second loop filter; and a second quantizer having an input coupled to the output of the second phase shifter and an output coupled to the second input of the second subtractor, wherein the phase shifter is configured to apply a delay to a signal at the output of the second loop filter, and wherein the delay is linearly related to a sampling period of the signal at the output of the second loop filter,wherein the output of the first quantizer and the output of the second quantizer are coupled together, wherein the first modulator is configured for receiving a first select signal and a first clock signal, and wherein the second modulator is configured for receiving a second select signal and a second clock signal.
  • 14. The system of claim 13, further comprising a first MEMS microphone unit coupled to the first modulator, and a second MEMS microphone unit coupled to the second modulator.
  • 15. The system of claim 13, wherein the first phase shifter of the first modulator is configured to apply a phase shift to a signal at the output of the first phase shifter in order to reduce limit cycles of the first modulator.
  • 16. The system of claim 13, wherein the second phase shifter of the second modulator is configured to apply a phase shift to a signal at the output of the second phase shifter in order to reduce limit cycles of the second modulator.
  • 17. The system of claim 13, wherein the first modulator and the second modulator each comprise a gain value of 0.7.
  • 18. The system of claim 13, wherein the first modulator and the second modulator comprise different gain values.
Priority Claims (1)
Number Date Country Kind
18176062 Jun 2018 EP regional
Parent Case Info

This application is a divisional of U.S. patent application Ser. No. 16/418,181, filed May 21, 2019, which application claims the benefit of European Application No. 18176062, filed on Jun. 5, 2018, which applications are hereby incorporated herein by reference in its entirety.

US Referenced Citations (8)
Number Name Date Kind
5552785 Wilson et al. Sep 1996 A
10869138 Straeussnigg Dec 2020 B2
20070223724 Miyazaki Sep 2007 A1
20090316935 Furst et al. Dec 2009 A1
20100117742 DA Dalt May 2010 A1
20100117743 Da Dalt May 2010 A1
20150131819 Straeussnigg May 2015 A1
20170077946 Christen et al. Mar 2017 A1
Foreign Referenced Citations (2)
Number Date Country
107040831 Aug 2017 CN
3236588 Oct 2017 EP
Related Publications (1)
Number Date Country
20210006908 A1 Jan 2021 US
Divisions (1)
Number Date Country
Parent 16418181 May 2019 US
Child 17024102 US