Claims
- 1. An integrated circuit comprising:
- (a) a layer of semiconductor material with a surface;
- (b) a first field effect transistor with channel region in a first N type region in said layer at said surface, said first N type region isolated by a first buried N+ region in said layer away from said surface plus insulator regions extending from the depth of and in contact with said first buried N+ layer to said surface;
- (c) a second field effect transistor with channel region in a first P type region in said layer at said surface, said first P type region isolated by a first buried P+ type region in said layer away from said surface plus insulator regions extending from the depth of and in contact with said first buried P+ layer to said surface;
- (d) a bipolar transistor with collector in a second N type region at said surface, said second N type region isolated by a second buried N+ region in said layer away from said surface plus insulator regions extending from the depth of and in contact with said second buried N+ layer to said surface; and
- (e) conductive interconnections among said transistors.
- 2. The integrated circuit of claim 1, wherein:
- (a) said insulator regions about corresponding ones of said buried regions.
- 3. The integrated circuit of claim 1, wherein:
- (a) said field effect transistors are silicon MOSFETs.
- 4. The integrated circuit of claim 1, wherein:
- (a) said layer is a P type substrate with an N type epilayer at said surface.
- 5. The integrated circuit of claim 1, further comprising:
- (a) a third N+ region extending from said second buried N+ region to said surface.
- 6. The integrated circuit of claim 1 wherein
- (a) said insulation regions are planarized at said surface.
Parent Case Info
This application is a continuation of application Ser. No. 206,062 filed June 13, 1988 now abandoned which is a divisional of application Ser. No. 06/922,961 filed Oct. 24, 1986 now U.S. Pat. No. 4,919,558.
US Referenced Citations (18)
Non-Patent Literature Citations (1)
Entry |
Klepner, "Base Oxide Isolation in Recessed Oxide Isolation", IBM Technical Disclosure Bulletin, vol. 17, No. 2, Jul. 1974, p. 431. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
922691 |
Oct 1986 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
206062 |
Jun 1988 |
|