Claims
- 1. A semiconductor substrate comprising:
a base; a connection layer applied to said base; a titanium diffusion barrier layer directly applied to said connection layer; and a solder material bump applied directly to said diffusion barrier; wherein said diffusion barrier acts as a wettable surface for the solder-material bump.
- 2. A semiconductor substrate according to claim 1 wherein said connection layer is selected from the group consisting of aluminum and gold.
- 3. A semiconductor substrate according to claim 1 wherein the solder-material bump is selected from the group consisting of: lead alloys, silver alloys, tin alloys, gold alloys, bismuth alloys, antimony alloys, indium, and indium alloys.
- 4. A semiconductor substrate according to claim 3 wherein the solder-material bump is selected from the group consisting of: lead-tin alloys, gold-tin alloys, tin-silver alloys, tin-bismuth alloys, and indium alloys.
- 5. A semiconductor substrate according to claim 1 further comprising a metal layer between said diffusion barrier and said solder-material bumps, said metal layer being selected from the group consisting of metals and alloys that have a strong affinity for titanium and form intermetallics with titanium which are readily wettable by solders.
- 6. A semiconductor substrate according to claim 5 wherein the metal layer is selected from the group consisting of: gold, silver, platinum, palladium, and alloys thereof, titanium-aluminum alloys, nickel-aluminum alloys, titanium-nickel-aluminum alloys, titanium-nitrogen alloys, and titanium-niobium alloys.
- 7. A semiconductor substrate according to claim 5 wherein the metal layer is tin.
- 8. A method of forming a semiconductor substrate comprising:
providing a base; forming a connection layer on the surface of the base; applying a titanium diffusion barrier layer directly to the surface of the connection layer; and applying a solder material bump directly to said diffusion barrier; wherein said method is carried out in a vacuum.
- 9. A method according to claim 8, further comprising applying a metal layer between said diffusion barrier layer and said solder material bump.
- 10. A method of forming a semiconductor substrate comprising:
providing a base; forming a connection layer on the surface of the base; applying a titanium diffusion barrier layer directly to the surface of the connection layer; removing any oxide layers from the connection layer by any of mechanical, chemical, or physical methods; and applying a solder material bump directly to the diffusion barrier.
- 11. A method according to claim 10, wherein said mechanical oxide removing method is ultrasonic methods.
- 12. A method according to claim 10, wherein said chemical oxide removing method is plasma etching.
- 13. A method according to claim 10, wherein said physical oxide removing method is sputter etching.
- 14. A method according to claim 10, further comprising applying a metal layer between said diffusion barrier layer and said solder material bump.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 19507150.6 |
Mar 1995 |
DE |
|
| 1952844.0 |
Aug 1995 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a Continuation-in-Part of U.S. patent application Ser. No. 08/913,387, filed August 27, 1997; which is a nationalization of PCT Application PCT/DE96/00084, dated Jan. 16, 1996.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE96/00084 |
Jan 1996 |
US |
| Child |
09325494 |
May 1999 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
08913387 |
Jan 1998 |
US |
| Child |
09325494 |
May 1999 |
US |