Claims
- 1. A method for protecting a EEPROM when power supply voltage source voltage drops below a predetermined level comprising the steps of;connecting a {overscore (RESET)} terminal of the EEPROM to an under voltage lockout circuit {overscore (RESET)} terminal; providing a reference voltage; comparing the power supply voltage source voltage to the reference voltage; switching a comparator output when the power supply voltage source voltage drops to the predetermined value; switching an under voltage lockout {overscore (RESET)} voltage to a value which prevents reading or reprogramming of said EEPROM when said power supply voltage source voltage is below the predetermined level; and holding said under voltage lockout {overscore (RESET)} voltage at a constant value from when power supply voltage source voltage equals 0 to the point where said step of switching of the comparator output occurs.
- 2. A method in accordance with claim 1, further comprising the step of providing a hysteresis characteristic in said step of comparing.
- 3. The method in accordance with claim 1 further comprising the step of providing a flat {overscore (RESET)} characteristic under voltage lockout circuit for the steps of comparing, switching the comparator, switching the under voltage lockout {overscore (RESET)} voltage and holding.
- 4. A method for protecting a EEPROM from false programming or reading caused by reduced power supply voltage source voltage comprising the steps of:connecting a {overscore (RESET)} terminal of the EEPROM to a {overscore (RESET)} voltage terminal of a flat {overscore (RESET)} characteristic under voltage lockout; and connecting the power supply voltage source voltage to a first power supply input terminal of the flat {overscore (RESET)} characteristic under voltage lockout.
- 5. The method in accordance with claim 4, wherein said EEPROM and flat {overscore (RESET)} characteristic under voltage lockout are placed in space.
- 6. The method in accordance with claim 1, wherein said EEPROM and flat {overscore (RESET)} characteristic under voltage lockout are placed in space.
- 7. A method in accordance with claim 1, wherein said step of comparing comprises:connecting the power supply voltage source to a voltage divider, and comparing a band gap reference voltage to a voltage from said voltage divider.
- 8. A method for protecting a EEPROM from false programming or reading caused by reduced power supply voltage source comprising the steps of:connecting the power supply source to a regulating pulse width modulator chip under voltage lockout; and connecting a {overscore (RESET)} terminal of the under voltage lockout to a {overscore (RESET)} terminal of the EEPROM.
- 9. A method in accordance with claim 8 wherein the under voltage lockout has a flat {overscore (RESET)} characteristic.
CROSS REFERENCE TO PROVISIONAL PATENT APPLICATION
This application claims the benefit of the filing date of U.S. Provisional Patent Application No. 60/137,739 filed Jun. 2, 1999, the disclosure of which is incorporated herein by reference.
Government Interests
This invention was made with government support under A012 which is a Storage Unit under prime contract F33657-88-C-4280. The Government has certain rights in this invention.
US Referenced Citations (3)
Non-Patent Literature Citations (3)
Entry |
Hitachi Ltd., HN58C1001 Series, Hitachi, Ltd., Semiconductor & IC Div., Tokyo, Japan, Apr. 8, 1997 (ADE-203-028F(Z)). |
LinFinity Microelectronics, Inc., SG1562B/SG2562B/SG3526B Regulating Pulse Width Modulator, LinFinity Microelectronics, Inc., Garden Grove, California, copyright 1994. |
Unitrode Integrated Circuits, UC1526 UC2526 UC3526 Regulating Pulse Width Modulator, Jun., 1993. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/137739 |
Jun 1999 |
US |