Claims
- 1. Apparatus for adjusting static thresholds of CMOS circuits, the apparatus comprising:a low reference circuit comprising an input, an output and at least one n-channel MOS device having a back gate; a high reference circuit comprising an input, an output and at least one p-channel MOS device having a back gate, the p-channel MOS device being coupled to the n-channel MOS device in a complementary MOS configuration; first feedback means for providing a first control voltage to the back gate of the n-channel MOS device; second feedback means for providing a second control voltage to the back gate of the p-channel MOS device; means for applying the first control voltage to the first feedback means; and means for applying the second control voltage to the second feedback means; wherein the output of the low reference circuit is coupled to the first feedback means and the output of the high reference circuit is coupled to the second feedback means.
- 2. Apparatus in accordance with claim 1 wherein the first and second feedback means each comprises amplifier means, each responsive to the low reference voltage and the high reference voltage, respectively.
- 3. Apparatus in accordance with claim 2 wherein at least one of the amplifier means comprises an operational amplifier.
- 4. Apparatus in accordance with claim 3 wherein both amplifier means comprises an operational amplifier.
- 5. Apparatus in accordance with claim 1 wherein the low reference circuit comprises a NOR gate with four transistors.
- 6. Apparatus in accordance with claim 1 wherein the high reference circuit comprises a NAND gate with four transistors.
- 7. Apparatus in accordance with claim 1 wherein the low reference circuit comprises a NOR gate having a number of inputs that is equal to the maximum number of NOR gates of the circuits.
- 8. Apparatus in accordance with claim 1 wherein the high reference circuit comprises a NAND gate having a number of inputs that is equal to the maximum number of NAND gates of the circuits.
- 9. A method of adjusting static thresholds of CMOS circuits, the method comprising:providing a low reference circuit comprising at least one n-channel MOS device having a back gate; providing a high reference circuit comprising at least one p-channel MOS device having a back gate, the p-channel MOS device being coupled to the n-channel MOS device in a complementary MOS configuration; determining a low reference voltage; determining a high reference voltage; providing the low reference voltage to a first amplifier; providing the high reference voltage to a second amplifier; generating a first control voltage with the first amplifier; generating a second control voltage with the second amplifier; providing the first control voltage to the back gate of the n-channel MOS device; and providing the second control voltage to the back gate of the p-channel MOS device.
Parent Case Info
This application claims priority from U.S. Provisional Patent Application No. 60/120,356, filed Feb. 17, 1999, the disclosure of which is incorporated herein by reference in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4791318 |
Lewis et al. |
Dec 1988 |
|
4948992 |
Bukowski, Jr. |
Aug 1990 |
|
6147508 |
Beck et al. |
Nov 2000 |
|
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/120356 |
Feb 1999 |
US |