Claims
- 1. A method of controlling a computer system comprising a plurality of processors, each processor processing a separate instruction stream, each instruction stream comprising instructions of a plurality of instruction types including an alignment request type, an alignment test type, and at least one other instruction type, and each instruction stream including at least one instruction of the alignment request type situated in the instruction stream to be executed at one point in time, at least one instruction of the alignment test type situated in the instruction stream to be executed at a later point in time than the instruction of the alignment request type, and at least some instruction streams having an instruction of another instruction type situated for execution at a point in time between execution of the instruction of the alignment request type and the instruction of the alignment test type, the method to bring said processors into alignment comprising the steps of:
- A. each of said processors upon execution of an instruction from its respective instruction stream of said alignment request type generating a request indication and thereafter continuing execution of instructions, from its respective instruction stream,
- B. each of said processors, upon execution of an instruction from its respective instruction stream of said alignment test type, being disabled from processing subsequent instructions in its instruction stream in the absence of an alignment indication; and
- C. generating said alignment indication when all of said processors have generated said request indication, thereby to enable said processors to execute instructions from their respective instruction streams following the instruction of said alignment test type.
Parent Case Info
This is a divisional of application Ser. No. 08/053,979 filed on Apr. 26, 1993, which is a divisional of prior application Ser. No. 07/530,484, filed on May. 29, 1990, now U.S. Pat. No. 5,222,237, issued Jun. 22, 1993, which is a continuation of application Ser. No. 07/151,386, now abandoned, filed on Feb. 2, 1988.
US Referenced Citations (18)
Non-Patent Literature Citations (3)
Entry |
Requa et al, "The Piecewise Data Flow Architecture:Architecural Concepts," IEEE Transactions on Computers, vol. C-32, No. 5, May 1983. |
P.Tang et al., "Processor Self-Scheduling for Multiple-Nested Parallel Loops," Proc. Int'l Conf. on Parallel Processing, Aug. 1986, pp. 528-535. |
R.Gupta, "The Fuzzy Barrier:A Mechanism for High Speed Synchronization of Processors," Proc. Third Int'l Conf. on Architectural Support for Programming Languages and Operating Systems, Apr. 1989, pp. 54-63. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
53979 |
Apr 1993 |
|
Parent |
530484 |
May 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
151386 |
Feb 1988 |
|