Ming-Dou Ker; “Area-Efficient VDD-to-VSS ESD Clamp Circuit by Using Substrate-Triggering Field-Oxide Device (STFOD) for Whole-Chip ESD Protection, ” Proc. of Intl Symp. on VLSI Technolgoy, Systems, and Applications, pp. 69-73, 1997. |
Ming-Dou Ker; “Whole-Chip ESD Protection Design with Efficient VDD-to-VSS ESD Clamp Circuits for Submicron CMOS VLSI,” IEEE Transactions on Electron Devices, vol. 46, No. 1 Jan. 1999, pp. 173-183. |
W. T. Rhoades; “ESD Stress on IC'S In Equipment,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1990, pp. 82-96. |
J. S. Maas, et al.; “Testing Electronic Products for Susceptibility to Electrostatic Discharge,” 1990 EOS/ESD Symposium Proceedings, pp. 92-96. |
G. Morin, et al.; “ESD-A Problem Beyond The Discrete Component,” EOS/ESD Symposium 1992, pp. 1-8. |
Ming-Dou Ker, et al.; “Whole-Chip ESD Protection Scheme for CMOS Mixed-Mode IC'S in Deep-Submicron CMOS Technology,” IEEE 1997 Custom Integrated Circuits Conference, pp. 31-34. |
N. Maene, et al.; “Failure Analysis of CDM Failures in a Mixed Analog/Digital Circuit,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1994, Las Vegas, Nevada Sep. 27-29, 1994, Sponsored by: The ESD Association in cooperation with IEEE, pp. 1-8. |
Y. Fukuda, et al.; “ESD and Latch Up Phenomena on Advanced Technology LSI,” Electrical/Overstress Electrostatic Discharge Symposium Proceedings, Orlando, Florida Sep. 10-12, 1996, Sponsored by: The ESD Association in cooperation with IEEE, Technically co-sponsored by: The Electric Devices Society, EOS/ESD Symposium 1996, pp. 1-9. |