Claims
- 1. A computer-implemented method comprising the steps of:a. calculating by means of software a phase lock loop (PLL) voltage controlled oscillator (VCO) output signal frequency in response to a desired output clock frequency; b. calculating by means of software a feedback divider ratio for said PLL in response to said VCO output signal frequency; and c. generating by means of software a transistor level netlist for an analog PLL core, said analog PLL core having a VCO with said VCO output signal frequency and a feedback divider with said feedback divider ratio.
- 2. The method of claim 1 further comprising the step of generating by software means, in response to said generated transistor level netlist of said analog PLL core, a layout tile that contains a layout of said analog PLL core.
- 3. The method of claim 2 wherein said layout tile is within a GDSII format.
- 4. The method of claim 2 further comprising the step of laying out a semiconductor chip, said semiconductor chip layout including said layout tile.
- 5. The method of claim 4 further comprising the step of integrating said analog PLL core transistor level netlist into a transistor level netlist of said semiconductor chip.
- 6. The method of claim 5 further comprising the step of verifying said semiconductor chip layout by comparing connections described in said semiconductor chip layout against connections described in said semiconductor chip transistor level netlist.
- 7. The method of claim 6 further comprising the step of checking said verified layout for compliance with design rules for a semiconductor chip manufacturing process.
- 8. The method of claim 7 further comprising the step of generating masks for said semiconductor chip after said verified semiconductor chip layout design rule check is completed.
- 9. The method of claim 8 further comprising the step of manufacturing a semiconductor chip with said masks.
- 10. A machine readable medium having stored thereon sequences of instructions which are executable by a digital processing system, and which, when executed by the digital processing system, cause the system to perform a method comprising:a. calculating a phase lock loop (PLL) voltage controlled oscillator (VCO) output signal frequency in response to a desired output clock frequency; b. calculating a feedback divider ratio for said PLL in response to said VCO output signal frequency; and c. generating a transistor level netlist for an analog PLL core, said analog PLL core having a VCO with said VCO output signal frequency and a feedback divider with said feedback divider ratio.
- 11. A computer-implemented method for automatically generating a design for an analog phase lock loop (PLL) core, said method comprising the steps of:calculating by means of software a voltage controlled oscillator (VCO) output signal frequency in response to a desired output clock frequency; and generating by means of software a transistor level netlist for an analog PLL core, said analog PLL core having a VCO with said VCO output signal frequency.
- 12. The method of claim 11 further comprising the step of using said transistor level netlist to generate by means of software a layout tile containing a layout of said analog PLL core in a GDSII format.
Parent Case Info
This application hereby claims the benefit of a U.S. provisional application filed on Nov. 17, 1999 and given application Ser. No. 60/166,096.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
| Entry |
| Stephen Mc Donagh, “A Mathematical Model for Charge-Pump Phase-Locked Loops”, 6 pages. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/166096 |
Nov 1999 |
US |