Claims
- 1. A method of performing a failure analysis on an integrated circuit chip package comprising the steps of:
- providing an integrated circuit chip package having a plurality of pin leads extending therefrom, a top surface adjacent to bonding wires in the chip, and a bottom surface adjacent to an active device in the chip,
- providing a printed circuit board having a plurality of terminals on a top surface and a recess, said plurality of terminals having inner ends adapted for engaging said pin leads on said integrated circuit chip package, and outer ends terminating at an periphery of the board,
- positioning the integrated circuit chip package in the recess of the printed circuit board with the bottom surface of the package facing upward and connecting electrically the pin leads on the package to the inner ends of said terminals on the board,
- removing a layer off the bottom surface of said package while maintaining substantially the electrical connection between the pin leads on the package and the inner ends of the terminals on the board, and
- connecting said outer ends of said plurality of terminals to external circuits for performing failure analysis.
- 2. A method according to claim 1, wherein said integrated circuit chip package is selected from the group consisting of a lead-on-chip (LOC) package, a small outline J-lead (SOJ) package and a thin small outline package (TSOP).
- 3. A method according to claim 1, wherein said recess has a depth of at least one half of the thickness of said integrated circuit chip package.
- 4. A method according to claim 1, wherein said recess is an aperture through said board member.
- 5. A method according to claim 1, wherein said external circuits comprise an IC chip package test apparatus.
- 6. A method according to claim 1, wherein said failure analysis comprises an IR light emission microscopy analysis or a light-induced voltage alteration imaging analysis.
- 7. A method according to claim 1, wherein said electrical connection between said pin leads on said package and said inner ends of said terminals on the board is made by an IR reflow technique or a vapor phase reflow technique.
Parent Case Info
This is a divisional of copending application(s) Ser. No. 08/675,607 filed on Jul. 3, 1996, now U.S. Pat. No. 6,020,748.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
| Entry |
| "Novel Failure Analysis Techniques Using Photon Probing With A Scanning Optical Microscope", IEEE/IRPS, Cole Jr. et al., (month unavailable) 1994, pp: 388-397. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
675607 |
Jul 1996 |
|