Claims
- 1. An information processing system comprising:
- an execution unit;
- a first cache memory having entries accessible by a logical address;
- a second cache memory having entries accessible by a physical address;
- a first address array coupled to said execution unit and said first cache memory and having a logical address area defined by a logical address; and
- a second address array coupled to said execution unit and said second cache memory and having a physical address area defined by a physical address and a tag area storing translation information for translating the physical address into a logical address.
- 2. An information processing system according to claim 1, wherein said first address array includes a first control area storing control information indicating the state of entry which is accessed by a logical address of said first cache memory, and
- said second address array includes a second control area storing control information indicating the state of an entry which is accessed by a physical address of said second cache memory.
- 3. An information processing system according to claim 2, wherein
- said first cache memory stores a copy of at least part of information stored in said second cache memory,
- said second control area is accessed to invalidate an entry of said second cache memory designated by a physical address,
- the physical address is translated into a logical address, using said translation information, when a copy of information corresponding to said invalidated entry of the second cache memory is present in said first cache memory, and
- said first control area is accessed to invalidate an entry of said first cache memory designated by said logical address translated.
- 4. An information processing system as claimed in claim 1, wherein said execution unit, said first cache memory, and said first address array are integrated on a single semiconductor chip.
- 5. An information processing system as claimed in claim 1, wherein said translation information is used together with predetermined portions of said physical address to generate said logical address for accessing said first cache memory.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-282664 |
Oct 1989 |
JPX |
|
Parent Case Info
This application is a 37 CFR .sctn. 1.60 divisional of prior application Ser. No. 08/103,791, filed Aug. 10, 1993, now U.S. Pat. No. 5,392,416, which is a continuation of Ser. No. 07/603,620, filed Oct. 26, 1990 now U.S. Pat. No. 5,257,361.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-14453 |
Sep 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
103791 |
Aug 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
603620 |
Oct 1990 |
|