This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2007-327428, filed on Dec. 19, 2007, the entire contents of which are incorporated herein by reference.
The present invention relates to a method and an apparatus for channel switching, and may include a method and an apparatus for channel switching (line switching) in a SONET/SDH frame digital synchronous network by using a time slot interchange unit.
In a SONET/SDH (SONET) based synchronous digital communication network, a channel switching apparatus is used that switches between channels temporally by time slot interchange in a digitally-multiplexed state.
The channel switching apparatus shown in
A time slot interchange unit ITC performs time slot interchange on data of each channel and sends data at the same speed of 77.76 Mb/s to multiplexers MUX. A multiplexer MUX multiplexes the data of each channel to restore the data to 1.2 Gb/s data. An electro-optical converting unit E/O further multiplexes the data to 35 Gb/s data, converts the data into an optical signal and then outputs the signal.
In
In
In
First, line data (5) of a SONET frame (primary signal data output from an opto-electric converting unit O/E shown in
When each synchronization unit SYNC finds the head of a frame by detecting a frame synchronization signal in the channel data (6) (A1 byte and A2 byte in an overhead region), each synchronization unit SYNC outputs data (7). The data (7) is sent to the memories ES#1 to ES#n (ES) provided in the respective channels and retained on the clock (4) timing.
The interface units IFr#1 to IFr#n have counters CTR1#1 to CTR1#n (CTR1), respectively. The respective counters CTR1 generate timing signals (9), (11) to (13) synchronized with a timing pulse (1) and a master clock (3). The memories ES, which receive the timing signals, align the heads and reattach the master clock (3) of the retained data (7) according to the timing signals (9), and output the results as data (8), (10) to (12) to the format converting units FCr#1 to FCr#n.
The format converting units FCr#1 to FCr#n comprise alarm insertion units ALMINS#1 to ALMINS#n (ALMINS), respectively. The respective alarm insertion units ALMINS attach alarm information ALM such as “lost synchronization, AIS, disconnection” in the data (8), (10) to (12) detected by the synchronization units SYNC of the interface units IFr to unused bytes of overheads (SOH/LOH) of the data (8), (10) to (12) and output the results as data (8-1), (10-1) to (12-1).
In the format converting units FCr, the alarm insertion units ALMINS#1 to ALMINS#n connect to the dynamic random access memories (DRAMs) DRAM1#1 to DRAM1#n, respectively. The data (8-1), (10-1) to (12-1) is written at corresponding addresses in the DRAM1 depending on write address signals (14) to (17) generated by the counters CTR2#1 to CTR2#n (CTR2) based on the master clock (3) and timing signals from the counters CTR1#1 to CTR1#n (corresponding to the timing signals (9)).
Herein, the head positions of the data (8-1), (10-1) to (12-1) input to the DRAM1 are not uniform since the respective interface units IFr take different routes. For read ports of the
DRAM1 to make all the head positions uniform, read address signals (15) to (18) are used that are generated by counters CTR3#1 to CTR3#n (CTR3) based on the master clock (3) and the timing pulse (1). At the read ports of the DRAM1, 8-bit data (16) to (19) is read out in the read address signals (15) to (18), each of the data is branched into four-bit unities and input to the time slot interchange units ITC#1 and ITC#2.
The counter CTR4 is provided between the time slot interchange units ITC#1 and ITC#2. It generates a count signal (20) for the respective units (SC1#1, SC1#2; SW#1, SW#2; TSI#1, TSI#2; BRD#1, BRD#2; SC2#1, SC2#2) of the time slot interchange units ITC#1 and ITC#2 according to the timing pulse (1) and the master clock (3) and overhead branching units OHDRP#1 and OHDRP#2. In
The time slot interchange units ITC perform time switching using the count signal (20) from the counter CTR4, a control signal from the control unit CNT, and the alarm information ALM branched by the overhead branching units OHDRP#1 and OHDRP#2, and output four-bit data (21).
The time slot interchange units ITC#1 and ITC#2 handle data before and after the switching in a same time slot. For this purpose, the operation speed needs to be twice as fast, so that the data amount is reduced to half and two time slot interchange units are provided for a single ITC to achieve the desired speed. By this configuration, only one time slot interchange unit is enough for the operation to achieve the double speed.
The output data (21) of the time slot interchange units ITC is sent to the format converting units FCs#1 to FCs#n (FCs) for the respective channels. In the respective format converting units FCs, multiplexers MUX#1 to MUX#n multiplex the data (21) sent from the dual-system time slot interchange units ITC#1 and ITC#2 and write the data in the DRAM2#1 to DRAM2#2 (DRAM2). Write address signals (22) are generated by counters CTR5#1 to CTR5#n (CTR5) based on the timing pulse (1) and a timing pulse (27) from the counter CTR4.
Then, counters CTR6#1 to CTR6#n (CTR6), which receive a line clock generated by a clock data recovery unit CDRs, generate a read address signal (23), provide the signal to the DRAM2#1 to DRAM2#n to read out data (24) and output the data to interface units IFs#1 to IFs#n.
Overhead (SOH/LOH) insertion units (OHINS#1 to OHINS#n: OHINS) of the interface units IFs insert overhead information (output at rewriting) from the control unit CNT into the data (24) to produce data (25). A parallel-serial converting unit P/S unit performs parallel-serial conversion on the data (25) for each channel and outputs the result to the clock data recovery unit CDRs. The clock data recovery unit CDRs performs level conversion on the data to produce line data (26) and outputs the data (26).
Japanese Patent Laid-Open No. 11-243391 discloses an ATM cell data receiving/transmitting system for using one byte used for header error control (HEC) for cell overhead information (OH), and processing a cell as 53 bytes being the same number of bytes as a transmission path cell. According to this configuration, the number of cells in a frame is the same as that of a transmission path, stuff and destuff control is dispensed with, and cell overhead information can be used for switching, thereby enabling fast switching processing.
Japanese Patent Laid-Open No. 2000-307536 discloses a channel selection method including: processing overhead information by inputting a SONET OC-n signal to a receive line terminating apparatus; demultiplexing a synchronous transfer path signal for each synchronous transfer signal path; performing cross-connection according to map information from an apparatus management control unit by a cross connect unit; inputting the signal to a transmit line terminating apparatus; adding overhead information for each sent signal level; and outputting the SONET OC-n signal. In the channel selection method, if a synchronous transfer path signal demultiplexed by the receive line terminating apparatus no longer synchronizes with a clock in a SONET, then a synchronous transfer path channel selection unit performs selection according to a selected signal from the apparatus management control unit, and a PJC count unit counts and generates a PJC parameter.
A highly efficient transmission scheme with flexible line combination will be desired for speeding up the transmission and increasing capacity in the future. As such, for a channel switch apparatus, an increased number of line combinations may be expected for the increase of a circuit size and the increase in the number of channels. To fulfill such requests with the conventional channel switch schemes shown in
When downsizing an apparatus by capturing and integrating divided functions into one LSI with the LSI integration technologies that have remarkably developed in recent years, operation speed and circuit size constraints due to devices hamper the design of circuits to realize desired functions.
Specifically, when improving the degree of integration of a circuit, the most highly integrated time slot interchange unit (TSI) has a constraint on an operation speed, therefore it is difficult to operate the time slot interchange unit at the same clock speed as an interface unit. Accordingly, further dividing (Bit Slice) to decrease the operation speed of the time slot interchange unit may improve the problem of speed, but doing so increases a circuit size.
Moreover, the time slot interchange unit performs the TSI processing on all data including the overhead, thereby improving the operating efficiency in bit change of a digital signal but increasing power consumption.
A data processing apparatus, having an overhead branching unit configured to branch a signal data into an overhead and signal data; a control unit configured to retain the overhead; a time slot interchange unit configured to perform time slot interchange on the signal data;and an overhead insertion unit configured to insert the signal data and the overhead output from the time slot interchange unit and outputting as signal data.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
In format converting units FCr (FCr#1 to FCr#n), output the data (8), (10) to (12) of memories ES in interface units IFr are sent to DRAM1 (DRAM1#1 to DRAM1#n). This differs from the configuration in
For counters CTR3 (CTR3#1 to CTR3#n), a master clock (3) is not provided but a TSI clock (2) and a timing pulse (1) are provided. This differs from the configuration in
There is another difference from the configuration in
The operation of the interface units IFr in
In a channel #1, when output data (8) from a memory ES#1 is sent to the DRAM1#1, the overhead branching unit OHDRP#1 extracts an overhead containing pointer data, extracts alarm information such as “lost synchronization, AIS, disconnection” detected by a synchronization unit SYNC#1 in an interface unit IFr#1 and outputs the extracted data to the control unit CNT.
The overhead branching unit OHDRP#2 to the overhead branching unit OHDRP#n (residing in the format converting unit FCr#2 to format converting unit FCr#n, respectively) similarly extract pointer data and alarm information from the data (10) to (12) and output the extracted data to the control unit CNT.
In the DRAM1#1, a write address signal (14) for the DRAM is generated by a counter CTR2#1, but overheads (SOH/LOH) of the output data (8) from the memory ES#1 are not written in the DRAM1#1. Similarly, the overheads are not written in the DRAM1#2 retaining the input data (10) in the format converting unit FCr#2, and overheads of the data (12) input to the format converting unit FCr#n are not written in the DRAM1#n.
As described in the above embodiment, the overheads in the data (8), (10) to (12) are not written in the DRAM1. This is because the counters CTR2 receive timing pulses from the counter CTR1 (corresponding to timing pulses (9), (11) to (13)), so that the counters CTR2 previously know the positions of the heads of the overheads when a count is counted up to “7” and stop the counting. The counters CTR2 also know when the ends of the overheads appear through subsequent counting by the master clock (3), so that they resume writing at a count “8”, as shown in
The interface units IFr have different routes, so that head positions of data of all ports are made uniform through reading from the DRAM1. The counters CTR3 generate read address signals (15) to (18) for the DRAM1 using the TSI clock (2) and the timing pulse (1) and read out data (16) to (19) from the DRAM1.
The counter CTR4 generates and provides a count signal (20) for time slot interchange units ITC#1 and ITC#2 according to the timing pulse (1) and the TSI clock (2). As in the configuration shown in
In the format converting units FCs, multiplexers MUX#1 to MUX#n multiplex the data (21) from the dual-system time slot interchange units ITC#1 and ITC#2, and 8-bit data is written in DRAM2. Meanwhile, a write address signal (22) for the DRAM2 is generated through receiving a clock signal (27) and the timing pulse (1) of the same speed as the TSI clock (2) from the counter CTR4 by the counter CTR5. A read address signal (23) for the DRAM2 is generated based on a line clock generated by counters CTR6 using a clock data recovery unit CDRs at a line data output. The DRAM2 read out data (24) according to the read address signal (23) and output the data (24) to overhead insertion units OHINS.
The overhead insertion units OHINS send data (25), which is gained by inserting data (24), such as overhead data, from the control unit CNT, to a parallel-serial converting unit P/S. The parallel-serial converting unit P/S performs parallel-serial conversion on the data (25) from the overhead insertion units OHINS#1 to OHINS#n and outputs the result to the clock data recovery unit CDRs. The clock data recovery unit CDRs performs level conversion on the data and outputs the result as line data (26).
Specifically, the overheads (SOH/LOH) are deleted from data, which is to be input to a time slot interchange unit, of 9720 bits for a frame (77.76 MHz), making the data 9396 bits, which is divided evenly by frame periods so that a clock frequency is 75.168 MHz, thus reducing an operation clock of the time slot interchange unit by 0.966 times. That is, an internal operation speed is decreased, so that the power consumption can be reduced. Moreover, the decrease of operation speed can improve a timing margin by 443 ps.
A channel switching apparatus shown in
In
Similarly, in the format converting units FCs, the parity insertion units PTYINS generate parity of the DRAM2 and the parity error detection units PTYDET detect parity errors. With this configuration, a parity error can be detected while the operation speed of the time slot interchange units ITC is decreased.
Through a fault diagnosis of a memory used for the format conversion, parts reliability and data reliability are improved, and the distribution of improper data to another slot in the time slot interchange by the time slot interchange unit may be controlled.
As well as the channel switching apparatus shown in
In a channel switching apparatus shown in
If a DRAM is realized using registers in the above way, the operation of the time slot interchange units ITC can also be reduced similarly to the channel switching apparatuses shown in
That is, a DRAM can be used as a memory, or a DRAM, which is generally damageable, can be a register, and thus improving parts reliability.
For a channel switching apparatus shown in
In
Similarly, in the format converting unit FCr#2, the overhead mask unit OHMSK#2 fixes overheads (SOH/LOH) of the input data (10) to data (10-1) being “1” or “0” and outputs the result to the DRAM1#2. Similarly, in the format converting unit FCr#n, the overhead mask unit OHMSK#n converts the input data (12) to data (12-1) and outputs the result to the DRAM1#n.
Afterward, the DRAM1 store the data (8-1), (10-1) to (12-1) according to the write address signal (14) generated by counters CTR2, read out the data (16) using read address signals (15) to (18) generated by a counter CTR3#1 and concurrently output the data (16) to the time slot interchange units ITC#1 and ITC#2. The operation is similar to the operation of the prior art shown in
The counter CTR4 generates the count signal (20) for the time slot interchange units ITC#1 and ITC#2 according to a timing pulse (1) and a master clock (3). For example, the signal may be a 1/9720 frequency division signal according to the frame length.
The time slot interchange units ITC#1 and ITC#2 perform time slot interchange using the count signal (20) and a control signal CS from the control unit CNT, and output the data (21) to the format converting units FCs.
In the format converting units FCs, a multiplexer MUX multiplexes the data (21) from the dual-system time slot interchange units ITC#1 and ITC#2, and writes the results in the DRAM2 according to the write address signal (22) generated by a counter CTR5. The write address signal (22) here is generated based on a count signal (27) and the timing pulse (1) corresponding to the speed of the master clock (3) generated by the counter CTR4.
A counter CTR6 generates a read address signal (23) based on a line clock generated by clock data recovery unit CDRs and provides the signal to the DRAM2, so that the DRAM2 output the data (24) to an interface unit IFs. Meanwhile, an overhead part fixed to “1” or “0” is rewritten to SOH/LOH data through overhead data from the control unit CNT.
Interface units IFs input the output data (25) of an overhead insertion unit OHINS to a parallel-serial converting unit P/S in each channel in parallel, serially convert the data, provide the result to the clock data recovery unit CDRs, perform level conversion, and output the data as the line data (26).
frames for output while passing through the format converting units FCs and the interface units IFs. As such, the operation efficiency of the processing in the time slot interchange units ITC decreases, thus reducing the power consumption.
That is, since primary signal data input to a time slot interchange unit contains an overhead, the clock speed cannot decrease as in the channel switching apparatus in
A channel switching apparatus shown in
Through a fault diagnosis of a memory used for format conversion, parts reliability and data reliability are improved, and the distribution of improper data to another slot in time slot interchange by a time slot interchange unit may be controlled.
The operation of the channel switching apparatus shown in
A channel switching apparatus shown in
Since the DRAMs of the channel switching apparatus shown in FIG. 10 are realized in registers, the timing chart and the flow of a frame format are similar to
The operation of the STS switch fabric shown in
First, the interface units IFr perform operations similarto the above embodiments. In the format converting units FCr, the overhead branching units OHDRP extract overheads (SOH/LOH) in an STS-12 frame for each channel and send the overheads to the control unit CNT.
In the DRAM1#1, the write address generation units WAG1 write data (8) in the DRAM1#1 using an address signal (14) generated at a speed of 77.76 MHz. Meanwhile, no write address is issued on SOH/LOH timings. The read address generation unit RAG1#1 issues a read address signal (15) according to a timing pulse (1) on a 75.168 MHz clock timing, and reads out payload data only from the DRAM1. The format converting units FCr#2 to FCr#n execute similar processing.
Then, output data from the format converting units FCr is sliced into bits (even number bits/odd number bits), demultiplexed to half data capacities that can be processed by the time slot interchange units ITC, and output to the two time slot interchange units ITC#1 and ITC#2.
The time slot interchange units ITC perform processing such as the processes of slot switching, BLSR, TSI, or bridging using a control signal CS from the control unit CNT in the same way as existing systems. However, SOH/LOH information does not flow into a primary signal of the time slot interchange units ITC. As such, switching is controlled only through software processing by the control unit CNT.
The format converting units FCs bundle data from the two time slot interchange units ITC#1 and ITC#2 into 8-bit byte data, and write the byte data in the DRAM2 according to a write address signal (22) generated by write address generation units WAG2#1 to WAG2#n using the timing pulse (1) indicating the head of a frame from the time slot interchange units ITC. The DRAM2 read out data (24) from the DRAM2 according to a read address signal (23) from read address generation units RAG2#1 to RAG2#n.
Meanwhile, the read address generation units RAG2#1 to RAG2#n divide a frequency of a clock from a clock data recovery unit CDRr for each frame, and issue no read address on timings for overheads (SOH/LOH) of a SONET frame. On the SOH/LOH timings for the data (24) read out from the DRAM2, the overhead insertion units OHINS#1 to OHINS#n of the interface units IFs#1 to IFs#n insert overhead data from the control unit CNT. A parallel-serial converting unit P/S performs parallel-serial conversion on data (25) at the line data rate.
As described in the embodiments above, according to the present invention, the operation speed or operation efficiency of a time slot interchange unit (TSI) can be decreased, power consumption can be reduced, and a timing margin in a highly integrated LSI can be improved, thus the degree of LSI integration can be improved and further downsizing of an apparatus can be realized.
Moreover, line setting and line switching of a time slot interchange unit can be controlled only by software, thereby realizing a general-purpose TSI.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiment(s) of the present inventions have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2007-327428 | Dec 2007 | JP | national |