Reference is made to U.S. patent application Ser. No. 08/658,750 filed Jun. 5, 1996.
Number | Name | Date | Kind |
---|---|---|---|
4750177 | Hendrie et al. | Jun 1988 | |
5237677 | Hirosawa et al. | Aug 1993 | |
5570375 | Tsai et al. | Oct 1996 | |
5588111 | Cutts, Jr. et al. | Dec 1996 | |
5590354 | Klapproth et al. | Dec 1996 | |
5636341 | Matsushita et al. | Jun 1997 | |
5640404 | Satish | Jun 1997 | |
5655071 | Habbe et al. | Aug 1997 | |
5701409 | Gates | Dec 1997 | |
5706297 | Jeppesen, III et al. | Jan 1998 | |
5708773 | Jeppesen, III et al. | Jan 1998 | |
5712896 | Lee et al. | Jan 1998 | |
5742753 | Nordsieck et al. | Apr 1998 |
Entry |
---|
Texas Instruments, Boundary-Scan Logic IEEE Std 1149.1 (JTAG) Data Book, 5-V and 3.3-V Bus Interface and Scan Support Products, 1997, Owensville, Missouri. |
John P. Hayes, "Computer Architecture and Organization," 2d Edition, pp. 185-187, 368-375, 664-679 (1988). |
U.S. application No. 08/658,750, Alan L. Goodrum et al., filed Jun. 5, 1996. |