Claims
- 1. A digital attenuator comprising a plurality of pattern shift circuits, means for applying an input PCM signal to said plurality of pattern shift circuits for shifting said input PCM signal to the lower digit side, a specific pattern generating circuit for generating an integer pattern, an adder connected to said specific pattern generating circuit and to said pattern shift circuits, a comparator connected to compare the output of said adder with said input PCM signal, and a selector responsive to the output of said comparator for selecting the lower value signal of either of said input PCM signal or the output of said adder.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 48-113109 |
Oct 1973 |
JPX |
|
Parent Case Info
This is a continuation, of application Ser. No. 507,812, filed Sept. 20, 1974, now U.S. Pat. No. 4,004,140. Priority of above application is claimed under 35 USC 119 based on Japanese Application No. 113109/1973, filed Oct. 8, 1973. A certified copy of which is of record in the file of the parent application.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
| Parent |
507812 |
Sep 1974 |
|