Technical Field
Embodiments of the invention relate generally to power supplies, and more specifically, to the regulation of power supply outputs.
Background Information
Electronic devices use regulated power to operate. Switched mode power supplies are commonly used due to their high efficiency and good output regulation to power many of today's electronic devices. In a known switched mode power supply, a low frequency (e.g. 50 or 60 Hz mains frequency), high voltage alternating current (AC) is converted to high frequency (e.g. 30 to 300 kHz) AC, using a switched mode power supply control circuit. This high frequency, high voltage AC is applied to a transformer to transform the voltage, usually to a lower voltage, and to provide safety isolation. The output of the transformer is rectified to provide a regulated DC output, which may be used to power an electronic device. The switched mode power supply control circuit usually provides output regulation by sensing the output and controlling it in a closed loop.
A switched mode power supply may include an integrated circuit switching regulator, which may include a power switch or transistor coupled to a primary winding of the transformer. Energy is transferred to a secondary winding of the transformer by turning on and off the power transistor in a manner controlled by the switching regulator to provide a clean and steady source of power at the DC output.
In a known switching regulator, such as for example an embodiment of one described in U.S. Pat. No. 6,226,190 of Power Integrations of San Jose, Calif., a feedback current is sampled from the output of the DC output of the power supply. When the feedback current is below a regulation threshold, the power switch is switched at a constant frequency. When the feedback current is above a regulation threshold, the switching regulator is disabled, resulting in a skipped cycle of the power switch. In so doing, a power supply that utilizes reduced number of components is possible enabling a cost effective power supply for low power solutions. The embodiments of the described power supply provide a power supply that can respond quickly to load transients without losing output regulation.
However, when a switching regulator skips cycles, as described above, the resulting frequency of operation of the switching regulator is reduced. Thus, the frequency of operation of the switching regulator is varied as cycles are skipped to regulate the DC output of the power supply, with the frequency decreasing as the load coupled to the DC output decreases. Generally, when the frequency of operation of power supplies of this type drops to frequencies within the audio frequency range, such as within 20 Hz to 20 kHz, the transformers of the power supplies may generate undesirable audio noise.
To address this issue, Power Integrations of San Jose, Calif., introduced power supply regulators, such as for example the embodiments described in U.S. Pat. No. 6,525,514 of Power Integrations of San Jose, Calif., which utilize on/off control and reduce audio noise at light loads by adjusting the current limit of the switching regulator. In one embodiment, a described switching regulator includes a state machine that adjusts the current limit of the switching regulator based on a pattern of feedback signal values from the output of the power supply for a preceding N cycles of the drive signal. The state machine adjusts the current limit lower at light loads such that cycles are not skipped to reduce the operating frequency of the switching regulator into the audio frequency range until the flux density through the transformer is sufficiently low to reduce the generation of audio noise.
The present invention detailed illustrated by way of example and not limitation in the accompanying Figures.
Embodiments of a power supply regulator that may be utilized in a power supply are disclosed. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. Well-known methods related to the implementation have not been described in detail in order to avoid obscuring the present invention.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.
As shown in the illustrated embodiment, a feedback circuit 133 is coupled to the output of power supply 101 to generate a feedback signal 137, which is representative of an output level of power supply 101. For purposes of this disclosure, the output level of power supply 101 may be a voltage, a current or a combination of both voltage and current. In one embodiment, a third terminal 121 of power supply regulator 103 is coupled to receive feedback signal 137.
As shown in
In one embodiment, feedback signal 137 also indicates how much the output of power supply 101 is above or below a desired value by comparing the inputs 141 and 145 of comparator 139. If input 145 is less than the turnoff threshold UTH, then the feedback state 124 at output 143 of comparator 139 is a digital high value, and the control circuit 135 is allowed to operate the power switch 123. If input 145 is greater than the turnoff threshold UTH, then the feedback state 124 at output 143 of the comparator 139 is a digital low value, and the control circuit 135 is not permitted to close the power switch 123.
In one embodiment, control circuit 135 includes an oscillator that generates a clock signal 181 that defines the switching periods. The control circuit 135 determines whether or not the power switch 123 is allowed to close during a clock period. When the feedback state signal 124 received by control circuit 135 is a logical high value, the control circuit 135 is enabled to close power switch 123 at the beginning of a switching period. As summarized above, control circuit 135 senses the current ID 126 through power switch 123 with current sense signal 147. In one embodiment, the power switch 123 opens after either a maximum on-time, or when the power switch 123 current ID 126 reaches a maximum value IMAX.
To illustrate,
In practice, the characteristics of the feedback circuit 133 are often not ideal. For example, low gain, low bandwidth, and delays in the feedback circuit 133 can distort the feedback signal 137 to create an undesirable pattern of on and off cycles. To illustrate,
In various embodiments of the present invention, the ON/OFF control of a switching regulator that uses non-ideal feedback circuits is improved in accordance with the teachings of the present invention. The principle employed by embodiments of the present invention is to temporarily modify the feedback signal or the threshold level with a non-zero modulation signal 128 as appropriate to which the feedback signal is compared to compensate for the distortion caused by low gain, low bandwidth, and delay. Knowledge of the timing and the expected characteristics of the feedback signal under ideal conditions make the compensation possible.
To illustrate, attention is directed back to the adjustment circuit 105 included in the power supply regulator 103 of
In operation, state machine 149 in one embodiment is coupled to receive timing information from a clock signal 181 from control circuit 135. In addition, state machine 149 in one embodiment, is also coupled to receive information about the state of power supply 101 from the feedback state signal 124 generated at the output 143 of comparator 139. As shown, the state machine 149 causes the modulation signal 128 to be output from modulation source 151 to be added to the feedback signal 137 in accordance with the teachings of the present invention.
As can be seen in the various embodiments illustrated in
The various embodiments of modulation signal 128 in
In contrast to a conventional hysteresis signal, a modulation signal is not limited to two values, and the value of a modulation signal is determined by more than just the current feedback state 137. The value of a modulation signal may be determined by the previous feedback state as well as the current feedback state. The value of a modulation signal may vary with time in a way that is unrelated to the current state or to the previous state. A fundamental distinction between a modulation signal and a conventional hysteresis signal is that the summation of a modulation signal 128 with a feedback signal 137 has the initial effect to alter the feedback state 124, whereas the summation of a HYSTERESIS1 modulation signal 128 with a feedback signal 137 has the initial effect to maintain the feedback state 124. For example, when a feedback signal 137 decreases to cause the feedback state 124 to change from a low state to a high state, a modulation signal 128 would cause the feedback state 124 to revert to its former low state if the original decrease of feedback signal 137 was not sufficient to keep feedback state 124 in the high. The initial effect of a modulation signal is opposite to the initial effect of a hysteresis signal.
As shown in the illustrated embodiment, a feedback circuit 633 is coupled to the output power supply 601 to generate a feedback signal 637, which is representative of an output level of power supply 601. In one embodiment, a third terminal 621 of power supply regulator 603 is coupled to receive feedback signal 637.
As shown in
Accordingly, referring back to the embodiment illustrated in
In one embodiment, the operation and function of adjustment circuit 605 of
In one embodiment, thermal shut down circuit 761 monitors the temperature of the power supply regulator 703 and provides the thermal status signal 783 as long as the temperature is below a threshold temperature. In one embodiment, the threshold temperature is 135 degrees Celsius.
In one embodiment, the inputs to latch 799 include an OR gate 793 output signal 797 and an AND gate 791 output signal 795. The AND gate 791 output signal 795 is provided when no current is provided to feedback terminal 721. AND gate 791 provides output when an active feedback state signal 724 or enable signal is received from node 743 and oscillator 787 provides an active clock signal 781. Additionally, current source 759 will pull the feedback state signal 724 or enable signal to a logic high state when the current provided to feedback terminal 721 is less than the current source 759 current. In one embodiment, the current source 759 current is 50 microamperes. In operation, when the feedback state signal 724 or enable signal is high from node 743, the clock signal 781 is transferred to latch 799 by the AND gate 791, thereby setting the latch 799 and enabling that cycle to go through and turn on the power switch 723. Conversely, when the feedback state signal 724 or enable signal from node 743 is low, it blocks the clock signal 781 from setting the latch 799, and keeps the power switch 723 off during that cycle. Thus, when the feedback state signal 724 or enable signal from node 743 is low, then the AND gate 791 output signal 795 is an oscillating signal having a frequency of substantially zero. When the feedback state signal 724 or enable signal from node 743 is not low, then the AND gate 791 output signal 795 is an oscillating signal having a substantially non-zero frequency.
In one embodiment, a current sense signal 747 is coupled to sense a current ID 726 through power switch 723. A current limit threshold comparator 767 is coupled to receive the current sense signal 747 and compare it with a VLIMIT 769 value. When the current ID 726 through power switch 723 is greater than a current limit, the voltage across power switch 723, as sensed with current sense signal 747, will be greater than VLIMIT 769 and an active current limit signal 706 is output by comparator 767. AND gate 702 is coupled to receive the current limit signal 706 and a signal from leading edge blanking circuit 704. In one embodiment, leading edge blanking circuit 704 disables OR gate 793 from sensing a current limit condition during a short time after power switch 723 turns on. In operation, the output of AND gate 702 is received by OR gate 793 when the current threshold limit signal 706 is reached or during the time when maximum duty cycle signal 789 is in an off state. In operation OR gate 793 output signal 797 will be provided when the maximum duty cycle signal 789 is off or when the current limit is sensed by current sense 747 is reached in order to turn off the power switch 723.
In operation, power switch 723 is held off during the next switching cycle when the current provided by feedback terminal 721 pulls the enable signal at node 743, which is the feedback state signal 724, low to create a condition where there will be no additional power supplied to the load. When the current provided by feedback terminal 721 falls below the current source 759 current, the feedback state signal 724, which is the enable signal at node 743, is high due to the operation of current source 759, and power switch 723 will resume operation upon the beginning of the next on-period of the maximum duty cycle signal 789.
In one embodiment, a regulator circuit 755, which includes a current source 757 functions as a bypass charge circuit and regulates the voltage level which in one embodiment is five point seven (5.7) volts of a capacitor externally coupled to bypass terminal 753. This is done in one embodiment by charging the capacitor externally coupled to bypass terminal 753 when power switch 723 is not conducting. Undervoltage circuit 763 prevents the power switch 723 from conducting again until the voltage at bypass terminal 753 reaches the desired voltage level.
In the illustrated embodiment, the feedback state signal 724 or enable signal on node 743 is adjusted in accordance with the teachings of the present invention by switchably coupling current source 751 to node 743 through switch 753 in response to state machine 749. In one embodiment, current source 751 may be considered to be a modulation source and switch 753 may be considered to be an element to switchably combine the feedback signal with the modulation source in response to state machine 749 in accordance with the teachings of the present invention. As illustrated, current source 751 is switched in parallel with current source 759 to change the current provided to node 743. In one embodiment, the current source 751 current is 40 microamperes and the current source 759 current is 50 microamperes. In one embodiment, state machine 749 receives the feedback state signal 724 or enable signal from node 743 and the clock signal 781. In one embodiment, state machine 749 includes logic that in one embodiment is a flip-flop. Thus, the value of the feedback current that determines whether the feedback state signal 724 or enable signal from node 743 is high or low is modulated by the current from current source 751. In one embodiment, the feedback current is modulated by a pulse. In another embodiment, the current is modulated by a ramp. In one embodiment, a plurality of current sources may be switched in parallel with current source 759, individually responsive to state machine 749 to modulate the current provided to the feedback terminal 721 in accordance with the teachings of the present invention.
In particular, the embodiment shown in
When the current being pulled out of the feedback terminal 921 is greater than an enable threshold current provided by current source 959, the feedback state signal 924 or enable signal from node 943 will be pulled to a low state. When the current being pulled out of the feedback terminal 921 is less than the enable threshold current provided by current source 959, the feedback state signal 924 or enable signal from node 943 will be pulled to a high state. As shown, the feedback state signal 924 or enable signal from node 943 is also coupled to be received by the state machine circuitry 910. State machine circuitry 910 will send signals 914 to the current limit (Ilim) adjust circuitry 912, setting the current limit of IDRAIN 916 through power switch 923 to be lower at light load or higher at high load. In one embodiment, there are three signals 914A, 914B and 914C included in signals 914.
In one embodiment, current limit adjust circuitry 912 adjusts the current limit in digital steps. Transitions to a higher current limit state occur after a pattern of N consecutive feedback state signal 924 or enable signal logic highs from node 943. Transitions to a lower current limit state occur after a pattern of N consecutive feedback state signal 924 or enable signal logic lows from node 943. In one embodiment, N equals 6.
In one embodiment, the inputs to latch 999 include an OR gate 993 output signal 997 and an AND gate 991 output signal 995. The AND gate 991 output signal 995 is high only when feedback state 924 and clock signal 981 generated by oscillator 987 are both high. Thus, AND gate 991 provides output when logical high signal 943 is received and clock signal 981 is provided by oscillator 987. In operation, when signal 943 is high, the clock signal 981 is transferred to latch 999 by the AND gate 991, thereby setting the latch 999 and enabling that cycle to go through and turn on the power switch 923. Conversely, when the signal 943 is low, it blocks the clock signal 981 from setting the latch 999, and keeps the power switch 923 off during that cycle.
In one embodiment, OR gate 993 output signal 997 is provided when the current threshold limit is reached as indicated by signal 906 or during the time when maximum duty cycle signal 989 is in an off state. In operation, OR gate 993 output signal 997 is high when either the maximum duty cycle signal 989 is low or when the current limit is reached as indicated with signal 906 after the leading edge blanking delay, which is determined by leading edge blanking circuit 904 through AND gate 902, in order to turn off the power switch 923.
In one embodiment, signal 947 generated by current limit adjust circuitry 912 is a voltage level proportional to the voltage across the power switch 923. Current limit states are determined by signals 914A, 914B and 914C, which are generated by state machine circuitry 910. At higher current limit states, current limit adjust circuitry 912 changes signal 947 to become a lower proportion of the voltage across power switch 923. At lower current limit states, current limit adjustment circuitry 912 causes signal 947 to become a higher proportion of the voltage across power switch 923. Current threshold comparator 967 then compares current threshold limit voltage VILIMIT 969 to the set voltage signal 947. If the current threshold limit voltage VILIMIT 969 is above signal 947, the current limit signal is triggered, and the power switch 923 is turned off until the beginning of the next on-time.
In one embodiment, the switching regulator circuit 903 turns off the power switch 923 after the current on cycle when the signal 943 is pulled low and creates a condition where there will be no additional power supplied to the load. Accordingly, signal 943 in response to the output of the power supply selectively allows the on time of a current cycle of control signal 925 to be maintained and not allow or disable an on time of a next cycle of control signal 925. When signal 943 is pulled high, the power switch 923 will resume operation upon the beginning of the next on-period of the maximum duty cycle signal 989.
In one embodiment, a bypass charge circuit or 5.7 V regulator 955, which includes the current source from the drain terminal 917 to the bypass terminal 953, regulates the power level of capacitor externally coupled to bypass terminal 953 at a voltage level, which in one embodiment is 5.7 volts. This is done by charging the capacitor that is externally coupled to bypass terminal 953 while the power switch 923 is not conducting. In one embodiment, undervoltage comparator 963 prevents the power switch 923 from conducting again until the voltage at bypass terminal 953 reaches the desired voltage level. Inverter 922 inverts the output of an undervoltage comparator 963.
In the illustrated embodiment, the feedback state signal 924 or enable signal from node 943 is adjusted in accordance with the teachings of the present invention by switchably coupling current source 951 to node 943 through switch 953 in response to state machine 949. In one embodiment, current source 951 may be considered to be a modulation source and switch 953 may be considered to be an element to switchably combine the feedback signal from feedback terminal 921 with the modulation source in response to state machine 949 in accordance with the teachings of the present invention. As illustrated, current source 951 is switched in parallel with current source 959 to change the current provided to node 943. In one embodiment, current source 959 current is 50 microamperes and current source 951 current is 40 microamperes. In one embodiment, state machine 949 receives the feedback state signal 924 or enable signal from node 943 and the clock signal 981. In one embodiment, state machine 949 includes logic that in one embodiment includes a flip-flop. Thus, the value of the feedback current that determines whether the feedback state signal 924 or enable signal from node 943 is high or low is modulated by the current from current source 951. In one embodiment, the feedback current is modulated by a pulse. In another embodiment, the current is modulated by a ramp. In one embodiment, a plurality of current sources may be switched in parallel with current source 959, individually responsive to state machine 949 to modulate the current provided to the feedback terminal 921 in accordance with the teachings of the present invention.
In particular, the embodiment shown in
In the foregoing detailed description, the methods and apparatuses of the present invention have been described with reference to a specific exemplary embodiment thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present invention. The present specification and figures are accordingly to be regarded as illustrative rather than restrictive.
This application is a continuation of U.S. application Ser. No. 14/155,127, filed Jan. 14, 2014, now pending, which is a continuation of U.S. application Ser. No. 13/466,780, filed May 8, 2012, now U.S. Pat. No. 8,654,547, which is a continuation of U.S. application Ser. No. 12/899,405, filed Oct. 6, 2010, now U.S. Pat. No. 8,194,422, which is a continuation of U.S. application Ser. No. 12/796,592, filed Jun. 8, 2010, now U.S. Pat. No. 7,830,678, which is a continuation of Ser. No. 11/804,173, filed May 15, 2007, now U.S. Pat. No. 7,755,917, which is a continuation of U.S. application Ser. No. 11/213,296, filed Aug. 26, 2005, now U.S. Pat. No. 7,233,504. U.S. application Ser. No. 14/155,127 and U.S. Pat. Nos. 8,654,547; 8,194,422; 7,830,678; 7,755,917; and 7,233,504 are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
3491252 | Petrohilos | Jan 1970 | A |
3555399 | Buchanan et al. | Jan 1971 | A |
3629622 | Denenberg, Jr. | Dec 1971 | A |
3840797 | Aggen et al. | Oct 1974 | A |
3916224 | Daniels et al. | Oct 1975 | A |
3978393 | Wisner et al. | Aug 1976 | A |
4058758 | Peterson | Nov 1977 | A |
4072965 | Kondo | Feb 1978 | A |
4143282 | Berard, Jr. et al. | Mar 1979 | A |
4151387 | Peters, Jr. | Apr 1979 | A |
4228493 | de Sartre et al. | Oct 1980 | A |
4236198 | Ohsawa et al. | Nov 1980 | A |
4353113 | Billings | Oct 1982 | A |
4378585 | Bete | Mar 1983 | A |
4400767 | Fenter | Aug 1983 | A |
4481564 | Balaban | Nov 1984 | A |
4495554 | Simi et al. | Jan 1985 | A |
4533986 | Jones | Aug 1985 | A |
4559590 | Davidson | Dec 1985 | A |
4573112 | Numata et al. | Feb 1986 | A |
4622627 | Rodriguez et al. | Nov 1986 | A |
4695742 | Randall | Sep 1987 | A |
4695936 | Whittle | Sep 1987 | A |
4706176 | Kettschau | Nov 1987 | A |
4706177 | Josephson | Nov 1987 | A |
4720641 | Faini | Jan 1988 | A |
4725769 | Cini et al. | Feb 1988 | A |
4734839 | Barthold | Mar 1988 | A |
4737898 | Banfalvi | Apr 1988 | A |
4739462 | Farnsworth et al. | Apr 1988 | A |
4761724 | Brown et al. | Aug 1988 | A |
4791544 | Gautherin et al. | Dec 1988 | A |
4800323 | Sikora | Jan 1989 | A |
4806844 | Claydon et al. | Feb 1989 | A |
4809148 | Barn | Feb 1989 | A |
4811184 | Koninsky et al. | Mar 1989 | A |
4814674 | Hrassky | Mar 1989 | A |
4858094 | Barlage | Aug 1989 | A |
4862339 | Inou et al. | Aug 1989 | A |
4866590 | Odaka et al. | Sep 1989 | A |
4870555 | White | Sep 1989 | A |
4887199 | Whittle | Dec 1989 | A |
4888497 | Dallabora et al. | Dec 1989 | A |
4890210 | Myers | Dec 1989 | A |
4928220 | White | May 1990 | A |
4937728 | Leonardi | Jun 1990 | A |
4942508 | Nakamura | Jul 1990 | A |
4943761 | Fox et al. | Jul 1990 | A |
4943903 | Cardwell, Jr. | Jul 1990 | A |
5012399 | Takemura et al. | Apr 1991 | A |
5012401 | Barlage | Apr 1991 | A |
5013998 | Varga et al. | May 1991 | A |
5014178 | Balakrishnan | May 1991 | A |
5018058 | Ionescu et al. | May 1991 | A |
5034871 | Okamoto et al. | Jul 1991 | A |
5041956 | Marinus | Aug 1991 | A |
5063491 | Shigeo | Nov 1991 | A |
5072353 | Feldtkeller | Dec 1991 | A |
5086364 | Leipold et al. | Feb 1992 | A |
5140513 | Yokoyama | Aug 1992 | A |
5146394 | Ishii et al. | Sep 1992 | A |
5161098 | Balakrishnan | Nov 1992 | A |
5177408 | Marques | Jan 1993 | A |
5184290 | Ozawa et al. | Feb 1993 | A |
5200886 | Schwarz et al. | Apr 1993 | A |
5260861 | Wert | Nov 1993 | A |
5289101 | Furuta et al. | Feb 1994 | A |
5297014 | Saito et al. | Mar 1994 | A |
5302889 | Marsh | Apr 1994 | A |
5309078 | Cameron | May 1994 | A |
5313381 | Balakrishnan | May 1994 | A |
5321349 | Chang | Jun 1994 | A |
5333104 | Tamura et al. | Jul 1994 | A |
5394017 | Catano et al. | Feb 1995 | A |
5408173 | Knapp | Apr 1995 | A |
5414340 | Gannon | May 1995 | A |
5434768 | Jitaru et al. | Jul 1995 | A |
5452195 | Lehr et al. | Sep 1995 | A |
5461303 | Leman et al. | Oct 1995 | A |
5475579 | John et al. | Dec 1995 | A |
5479088 | Hayakawa et al. | Dec 1995 | A |
5481178 | Wilcox et al. | Jan 1996 | A |
5488552 | Sakamoto et al. | Jan 1996 | A |
5508602 | Borgato et al. | Apr 1996 | A |
5513089 | Sudo et al. | Apr 1996 | A |
5528131 | Marty et al. | Jun 1996 | A |
5552746 | Danstrom | Sep 1996 | A |
5563534 | Rossi et al. | Oct 1996 | A |
5568084 | McClure et al. | Oct 1996 | A |
5570057 | Palara | Oct 1996 | A |
5572156 | Diazzi et al. | Nov 1996 | A |
5610803 | Malik | Mar 1997 | A |
5617016 | Borghi et al. | Apr 1997 | A |
5619403 | Ishikawa et al. | Apr 1997 | A |
5621629 | Hemminger et al. | Apr 1997 | A |
5625279 | Rice et al. | Apr 1997 | A |
5631810 | Takano | May 1997 | A |
5636109 | Carroll | Jun 1997 | A |
5640312 | Carroll | Jun 1997 | A |
5640317 | Lei | Jun 1997 | A |
5675485 | Seong | Oct 1997 | A |
5710697 | Cooke et al. | Jan 1998 | A |
5729448 | Haynie et al. | Mar 1998 | A |
5786990 | Marrero | Jul 1998 | A |
5828558 | Korcharz et al. | Oct 1998 | A |
5844790 | Jacobs et al. | Dec 1998 | A |
5850336 | Nakajima | Dec 1998 | A |
5923100 | Lukens et al. | Jul 1999 | A |
5949226 | Tanaka et al. | Sep 1999 | A |
5966004 | Kadanka | Oct 1999 | A |
6049471 | Korcharz et al. | Apr 2000 | A |
6104622 | Shin | Aug 2000 | A |
6108183 | Beene | Aug 2000 | A |
6114833 | Langston et al. | Sep 2000 | A |
6198261 | Schultz et al. | Mar 2001 | B1 |
6208533 | Ogawa | Mar 2001 | B1 |
6226190 | Balakrishnan et al. | May 2001 | B1 |
6285566 | Nakahira et al. | Sep 2001 | B1 |
6297623 | Balakrishnan et al. | Oct 2001 | B1 |
6369557 | Agiman | Apr 2002 | B1 |
6414471 | Balakrishnan et al. | Jul 2002 | B1 |
6420858 | Kitagawa | Jul 2002 | B1 |
6525514 | Balakrishnan et al. | Feb 2003 | B1 |
6608471 | Balakrishnan et al. | Aug 2003 | B2 |
6667605 | Balakrishnan | Dec 2003 | B2 |
6747444 | Balakrishnan et al. | Jun 2004 | B2 |
6784646 | Balakrishnan et al. | Aug 2004 | B2 |
6876181 | Balakrishnan et al. | Apr 2005 | B1 |
6894911 | Telefus et al. | May 2005 | B2 |
6900622 | Balakrishnan et al. | May 2005 | B2 |
6900995 | Muegge et al. | May 2005 | B2 |
6960906 | Yamashita | Nov 2005 | B2 |
6972970 | Yamada | Dec 2005 | B2 |
6980442 | Lv et al. | Dec 2005 | B2 |
7038439 | Balakrishnan et al. | May 2006 | B2 |
7045994 | Balakrishnan et al. | May 2006 | B2 |
7202650 | Lipcsei et al. | Apr 2007 | B2 |
7211991 | Balakrishn et al. | May 2007 | B2 |
7212417 | Fukumoto | May 2007 | B2 |
7214910 | Chen et al. | May 2007 | B2 |
7233504 | Djenguerian et al. | Jun 2007 | B2 |
7248029 | Balakrishnan et al. | Jul 2007 | B2 |
7400122 | Balakrishnan et al. | Jul 2008 | B2 |
7477534 | Balakrishnan et al. | Jan 2009 | B2 |
7521908 | Balakrishnan et al. | Apr 2009 | B2 |
7538535 | McDonald et al. | May 2009 | B2 |
7701186 | Balakrishnan et al. | Apr 2010 | B2 |
7755917 | Djenguerian et al. | Jul 2010 | B2 |
7830678 | Djenguerian et al. | Nov 2010 | B2 |
7974112 | Balakrishnan et al. | Jul 2011 | B2 |
8194422 | Djenguerian et al. | Jun 2012 | B2 |
20020027786 | Nakazawa et al. | Mar 2002 | A1 |
20020071295 | Nishikawa | Jun 2002 | A1 |
20030042879 | Huh | Mar 2003 | A1 |
20040017182 | Balakrishnan et al. | Jan 2004 | A1 |
20040052448 | Griffin | Mar 2004 | A1 |
20040071244 | Shaeffer | Apr 2004 | A1 |
20040080962 | Charych | Apr 2004 | A1 |
20040120171 | Choi | Jun 2004 | A1 |
20040125620 | Yamashita | Jul 2004 | A1 |
20050002134 | Ohtake | Jan 2005 | A1 |
20050124303 | Bengston et al. | Jun 2005 | A1 |
20050270003 | Floyd | Dec 2005 | A1 |
20110228568 | Balakrishnan et al. | Sep 2011 | A1 |
20140126246 | Djenguerian et al. | May 2014 | A1 |
Number | Date | Country |
---|---|---|
1016920 | Jun 1992 | CN |
1363981 | Aug 2002 | CN |
0 651 440 | May 1995 | EP |
0 651 440 | May 1995 | EP |
0 694 966 | Jan 1996 | EP |
0 748 035 | Jun 1996 | EP |
0 748 035 | Jun 1996 | EP |
0 736 957 | Oct 1996 | EP |
0 740 491 | Oct 1996 | EP |
0 751 621 | Apr 1998 | EP |
0 751 621 | Apr 1998 | EP |
0 748 034 | Feb 2000 | EP |
0 748 034 | Feb 2000 | EP |
0 875 983 | Oct 2000 | EP |
1179884 | Jun 2004 | EP |
02-262868 | Oct 1990 | JP |
03-022862 | Jan 1991 | JP |
03-050979 | Mar 1991 | JP |
2000-217352 | Aug 2000 | JP |
2002-095251 | Mar 2002 | JP |
2002-176771 | Jun 2002 | JP |
WO 8301157 | Mar 1983 | WO |
WO 2004023633 | Mar 2004 | WO |
Entry |
---|
“TinySwitch Family”, Power Integrations, Inc., TNY253/254/255, product information, Jun. 1998, pp. 1-16. |
Hoffman, Jr. H.S., “Self-Generated Bias Supply”, IBM Technical Disclosure Bulletin, vol. 20, No. 5, Oct. 1977, pp. 1814-1815. |
Hoffman, Jr. H.S. et al., “Proportional Drive Supply with Diversion Control”, IBM Technical Disclosure Bulletin, vol. 21, No. 12, May 1979, pp. 4904-4905. |
Halperin, A., “Primary Regulated Dual Power Supply”, IBM Technical Disclosure Bulletin, vol. 21, No. 10, Mar. 1979, pp. 4299-4300. |
Riezenman, M., “5-W DC-DC Converters Aim at Telecomm Applications”, Electronic Design vol. 31, No. 15, Jul. 21, 1983, pp. 227. |
“Combined Switch-Mode Power Amplifier and Supply”, IBM Technical Disclosure Bulletin, vol. 28, No. 3, Aug. 1985, pp. 1193-1195. |
Bruckner, R. et al., “Optimizing Converter Design and Performance Utilizing Micro Controller System Feedback and Control”, Proceedings of Powercon 8, E-2, 1981, pp. 1-10. |
Pelly, B. et al., “Power MOSFET's Take the Load Off Switching Supply Design”, Electronic Design, Feb. 17, 1983, pp. 135-139. |
Azzis, D. et al., “Flyback on Card Power Supply”, IBM Technical Disclosure Bulletin, vol. 23, No. 4, Sep. 1980, pp. 1477-1478. |
Bowen, a.J. et al., “Power Supply with Optical Isolator”, IBM Technical Disclosure Bulletin, vol. 14, No. 11, Apr. 1972, pp. 3320. |
“Off-Line Power Supply Control Technique Using a Single Transformer to Feed Back Three Control Signals”, IBM Technical Disclosure Bulletin, vol. 32, No. 8A, Jan. 1990, pp. 272-274. |
EP 01 30 6615—European Search Report dated Aug. 1, 2002 (2 pages). |
EP 06 25 325—European Search Report dated Jan. 23, 2009 (8 pages). |
CN200610125658.0—First Chinese Office Action, dated Jun. 5, 2009, with English Translation (12 pages). |
CN 200610125658.0—Second Office Action, dated Feb. 12, 2010, with English Translation (28 pages). |
CN 200610125658.0—Third Office Action, dated Jul. 27, 2010, with English Translation (31 pages). |
CN 200610125658.0—Rejection Decision, dated Feb. 23, 2011, with English Translation (31 pages). |
CN 200610125658.0—Notification of Reexamination, dated Jul. 10, 2012, with English Translation (12 pages). |
JP 2006-230371—Final Notice of Grounds of Rejection, dated Jul. 31, 2012, with English Translation (6 pages). |
CN 200610125658.0—Notification of Reexamination, dated May 17, 2013, with English Translation (9 pages). |
CN 200610125658.0—Reexamination Decision, dated Aug. 26, 2013, with English Translation (32 pages). |
CN 201310636922.7—Chinese Office Action, dated Oct. 13, 2015, with Machine English Translation (30 pages). |
CN 201310636922.7—Chinese Office Action, dated 15 Aug. 2016, with English Machine Translation (8 pages). |
CN 201310636922.7—Chinese Office Action, dated Apr. 25, 2017, with English Machine Translation (6 pages). |
Number | Date | Country | |
---|---|---|---|
20170025959 A1 | Jan 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14155127 | Jan 2014 | US |
Child | 15288955 | US | |
Parent | 13466780 | May 2012 | US |
Child | 14155127 | US | |
Parent | 12899405 | Oct 2010 | US |
Child | 13466780 | US | |
Parent | 12796592 | Jun 2010 | US |
Child | 12899405 | US | |
Parent | 11804173 | May 2007 | US |
Child | 12796592 | US | |
Parent | 11213296 | Aug 2005 | US |
Child | 11804173 | US |