1. Field of the Invention
The present invention provides an efficient mean for directly measuring frequency of an RF signal using low speed digital circuits and without the need to down-convert the (radio frequency) RF signal. More specifically, the present invention relates to a method and apparatus for decomposing an RF signal into a plurality of low frequency data streams without the use of extraneous circuit components such as local oscillators, mixers or offset phase-locked loops.
2. Description of Related Art
All RF communication systems require converting an incoming RF signal into a digital representation of the signal for further processing. The signal processor must also detect the frequency and the phase of the incoming signal and produce another signal that has a fixed relationship to the phase and frequency of the incoming signal. In conventional signal processing, a mixer and an offset phase-locked loop (“PLL”) are frequently used to down-convert the RF signal into a low frequency, or baseband, signal which is suitable for signal processing. A conventional down-converting process requires multiple processing elements which can consume an ever increasing portion of the circuit's footprint and can be otherwise inefficient.
As the size of electronic radio devices decreases, the need for smaller integrated chip (“IC”) processors increases. High integration and low power consumption are usually key to the success of future mobile communication ICs. Consequently, digital implementation is favored over conventional analog implementation as the latter provides smaller footprint, lower power consumption and a higher signal-to-noise ratio.
Conventional approaches to down-converting a high frequency signal fall into two categories. The first type of implementation uses a mixer and a local oscillator (“LO”) to convert the high frequency signal to a low frequency signal. This implementation is shown in
A second type of conventional down-converters implements a so-called “divide-by-N” algorithm.
Therefore, there is a need for an improved method and apparatus for decomposing a high-frequency signal to one or more low-frequency digital data streams without requiring extraneous circuit elements or degrading the SNR.
The present invention is directed to a method and apparatus for decomposing a high frequency signal into a plurality of digital data streams. Frequency decomposing can be implemented without processing the signal through a mixer or a local oscillator and without degrading the signal-to-noise ratio. In other words, the incoming signal is directly decomposed without the need to process the signal through a mixer or a local oscillator. The decomposition disclosed herein does not degrade the signal-to-noise ratio
In one embodiment, the decomposing circuit includes a single-to-differential circuit for decomposing the incoming high frequency signal into a first and a second signal having opposite polarities. Each of the first and the second incoming signals is then processed through a multistage cascading logic circuit which reduces the frequency of the respective signals to provide a plurality of low-frequency digital data streams. The resulting slow-speed data streams are then combined to form a low-speed data signal containing all the information provided by the original high-frequency signal. Some of the advantages of the decomposing circuit are that: (i) signal information is obtained without any loss of information; (ii) the circuit footprint is reduced because LO and mixer are removed; and (iii) the SNR is not degraded.
In another embodiment, the disclosure relates to a method for decomposing a high frequency signal to a plurality of low-frequency data streams by: (i) receiving a high-frequency incoming RF signal; (ii) decomposing the incoming signal into a first signal and a second signal; (iii) processing the first signal at a first logic unit to provide a first output signal, the first output signal preserving a rising edge of the first differential signal; and (iv) processing the second signal at a second logic unit to provide a second output signal, the second output signal preserving a falling edge of the first differential signal, the second output signal being synchronous with the first output signal. This method results in each of the first output signal and the second output signal having about half of the frequency of the incoming signal while still containing all the information contained in the incoming signal.
In another embodiment, the disclosure relates to an apparatus for decomposing a high frequency incoming signal to a plurality of low-frequency data streams. The apparatus includes: a single-to-differential unit for decomposing the incoming signal into a first signal and a second signal; and a first logic unit for processing the first differential signal into a first output signal. The first output signal preserves a rising edge of the first signal. The apparatus also includes a second logic unit for processing the second signal into a second output signal. The second output signal preserves a rising edge of the second signal. The second output signal is substantially synchronous with the first output signal and each of the first output signal and the second output signal has a frequency of about half of the incoming signal while containing all the information contained in the incoming signal.
In still another embodiment, the disclosure relates to a frequency decomposition system having: a decomposition circuit for decomposing a pair of high frequency differential signals to a plurality of low speed data streams; a filter circuit for synchronizing the plurality of low speed data streams with the pair of high frequency differential signals to form synchronized low speed data streams; a clock circuit for re-clocking the low speed data streams; and a logic circuit for extracting data from the reclocked low speed data streams; wherein the decomposition circuit includes a plurality of cascading circuit elements arranged in a multitier cascade to decompose the pair of high frequency differential signals into a number of low speed data streams corresponding to a number of circuit elements in the last stage of the multitier cascade.
In still another embodiment, the disclosure relates to an RF receiver system. The RF system comprises: a modulation circuit modulating a digital signal with a digital carrier frequency to form a modulated digital signal; a frequency synthesizer receiving the modulated digital signal and providing an output signal; a phase frequency detector for comparing the output signal of the frequency synthesizer with a measured frequency of a reference phase and producing an error phase signal; a voltage-controlled oscillator receiving the error phase signal and providing a modulation output frequency signal; and a direct RF-to-digital converter (“DrfDC”) receiving the modulation output frequency signal and providing a processed frequency signal to the detector. The DrfDC includes a multistage cascade of circuit elements for decomposing a high frequency signal to a digital word.
In another embodiment, the disclosure relates to a handheld transceiver for directly measuring frequency without down-converting an RF signal, the transceiver comprising: an antenna receiving the RF signal; a low-noise amplifier amplifying the received signal to an amplified RF signal; a circuit for decomposing the amplified RF signal into at least one slow speed data stream containing all level change information of the RF signal; a decision logic unit receiving the at least one slow speed data stream and obtaining level change information therefrom; and a baseband processor for processing the level change information; wherein the slow speed data stream contains the level change information from all rising edges and all falling edges of the RF signal.
In a further embodiment, the disclosure relates to a method for directly decomposing a high frequency RF signal to a plurality of slow-speed signals, the method comprising: receiving the RF signal at an antenna; amplifying the received signal to an amplified signal; decomposing the amplified signal into at least one slow speed data stream, the slow speed data stream containing all level change information of the RF signal; extracting the level change information from the slow speed data stream; and processing the extracted information at a baseband processor; wherein the slow speed digital data stream contains the level change information from all rising edges and falling edges of the RF signal.
These and other embodiments of the disclosure will be discussed with reference to the following exemplary and non-limiting illustrations, in which like elements are numbered similarly, and where:
The present invention provides a direct RF-to-digital converter (“DrfDC”) which enables directly decomposing a high frequency signal into a plurality of digital data streams for signal processing. The present invention does not require a local oscillator, a mixer or an offset PLL which have been used in conventional systems to obtain the same results. The front-end of the disclosed DrfDC decomposes the high frequency RF signal into several low frequency signals without loss of any information. The low frequency signals are processed by the back-end of the DrfDC and are converted into digital data streams. These digital data streams are then combined into one signal to represent the frequency of the input RF signal.
The digital data streams (even when combined into one signal) retain all of the level change information carried by the high frequency signal. The present invention operates with no information loss. Whereas the conventional system only captures the rising edge of the incoming signal, the present invention operates by capturing both the rising and the falling edges of the signal. Therefore, no information is lost.
The disclosed embodiments are particularly suitable for use in all transceivers and portable electronics, including: mobile telephones, geopositioning systems (“GPS”) and stationary or mobile transceivers.
The present invention is particularly advantageous over the conventional systems because it does not require extraneous circuit elements such as local oscillators or mixers. Consequently, the required circuit footprint is substantially smaller than the conventional systems and the circuit can be formed into an IC suitable for portable and/or handheld devices.
Because the present invention does not require a local oscillator, a mixer or an offset PLL, it draws significantly less power than the existing systems. Consequently, if used in a portable device, the battery will last longer or can be reduced in size to accommodate a smaller design.
Another important advantage of the present invention over conventional systems is its ability to provide superior signal quality. While the conventional systems reduce SNR, the disclosed embodiments extract signal information without affecting the SNR. As a result, the invention is particularly suitable for use in devices requiring high signal fidelity such as mobile telephones.
The first and the second signals are then processed through a plurality of logic units. In one embodiment, the logic units are defined by clocked or edge-triggered devices (i.e., devices having conceptual combination of a transparent-high latch with a transparent-low latch.) In a preferred embodiment, the logic unit defines a pulse-triggered, edge-triggered flip-flop or a shift register.
Referring to the illustrative embodiment of
Signal pulse train 440 preserves every other level change of first signal 410 (or second signal 334). Similarly, signal pulse train 450 preserves every other level change in first differential signal 410 (or second signal 334). Consequently, signal pulse trains 440 and 450 have a frequency of about half of that of first signal 332 or second signal 334 while capturing all of the transition information conveyed by the original signals. Thus, the circuit of
In another embodiment of the invention, a circuit may be devised to preserve every other rising edge or falling edge of the differential signal. In still another embodiment, one out of every several rising edges can be preserved to further slow the speed of the incoming signal.
First logic unit 540 and second logic unit 550 define the first stage of the multistage cascading circuit. As will be demonstrated with reference to
Logic units 560, 570, 580 and 590 define the second stage of the cascading circuit. Logic units 560, 570, 580 and 590 receive digital data streams 542, 544, 552 and 554, respectively, from the first stage and further reduce the speed and frequency of the received data streams. Outputs 562, 572, 582 and 592 define digital data streams which cumulatively contain all original data contained in input signal S. Each of outputs 562, 572, 582 and 592 has a signal speed of about one-fourth of the input signal S.
Signal trains 660, 670, 680 and 690 are the outputs of logic units 560, 570, 580 and 590, respectively. Pulse train 660 preserves the rising edge of signal 642 while pulse train 670 preserves the falling edge of signal 642. Similarly, pulse train 680 preserves the rising edge of signal 644 while pulse train 690 preserves the falling edge of signal 644. It is evident from FIG. 6 that output signals from the second stage logic units are about half of the frequency of that of the first stage's output signal or about one-fourth of the frequency of its input signal.
In
F
out=(1/x)Fin (1)
That is, the output frequency of each stage will be inversely proportional to the input frequency of each stage. The frequency relationship is also a function of the number of logic elements at each stage. Accordingly, the frequency of output signal 544 is about half (x=2, for the first stage) of the input frequency of signal S (see
In one embodiment of the disclosure, a multi-stage device can be constructed to have n stages, in which the number of logic units is determined by the relationship:
Thus, an exemplary device having 3 stages (n=3) would have 14 logic units and a device having five (n=5) stages would have 62 logic devices. The logic devices can be laid out in the cascade-type architecture disclosed herein.
Clock jitter is the time variation of a characteristic of a periodic signal in electronics and telecommunications. Clock jitter does not usually change the physical content of the information being transmitted. Instead, the time at which the information is delivered is disturbed. Clock jitter can be observed in the frequency of successive pulses, the signal amplitude, or phase of periodic signals. Clock jitter can be significant and is an undesired factor in the design of communications links.
Output signals 712, 722, 732 and 742 of
In an embodiment of the disclosure, a combination of an XOR gate and a flip-flop is used to extract level change information from data streams clocked to the reference clock domain. Other circuit elements can be used to extract level change information from each data stream without departing from the principles of the disclosure. Thus, output 832 is processed through XOR gate 840 and flip-flop 850 to extract level change information. Outputs 834, 836 and 838 are similarly processed through combination logics 842-852, 844-854, and 846-856, respectively. As will be illustrated in subsequent drawings, summer 860 receives and combines the level change information to obtain coherent output signal 870 from these data streams.
Because the level change information is preserved at each stage of the cascading circuit (see
The output of digital frequency synthesizer 1016 is a reference phase and is directed to phase comparator 1018. In one embodiment of the disclosure, comparator 1018 defines a phase frequency detector which receives and compares the incoming signal's frequency with a measured frequency. The result is directed to low-pass filter 1020 which drives VCO 1022. Output 1030 of VCO 1022 is a modulated signal at desired frequency. Directing signal 1030 to DrfDC 1026 allows measuring the frequency of the signal according to the disclosed embodiments and iteratively locking into the proper signal frequency. The DrfDC can define a multi-stage cascading circuit consistent with the principles disclosed herein.
The results are presented in
The principles disclosed herein are advantageous over the conventional systems in that they provide a digital solution with substantially smaller current consumption. The circuit footprint and power consumption are also significantly smaller than the conventional systems, which require multiphase ring oscillators, local oscillators or offset PLLs. In addition, the SNR is significantly improved over comparable systems that use the divide-by-N methodology. Consequently, the present invention is particularly useful in portable or handheld transmitters using a VCO.
The conventional systems typically use a down-converter (not shown) to convert high frequency signal to a baseband signal. According to the principles of this invention, decomposition circuit 1520 can be substituted for the down-converter. Decomposition circuit 1520 includes STD 1522, DrfDC 1524, backend receiver 1526 and summer 1528, the operation of which has been described in relation to
In step 1620, a plurality of slow-speed data streams are formed, each having a fraction of the incoming signal's speed. In one embodiment of the invention, both the rising edge and the falling edge of one of the first or the second signal are used to trigger a level change in the slow-speed data streams. In another embodiment of the invention, every other rising edge or falling edge of the first or the second signal is used to trigger a level change in the slow-speed data streams. In still another embodiment, a rising or a falling edge from among a sequence of rising or falling edges is used to trigger a level change in the slow-speed data streams.
In step 1630, jitter is removed from the slow-speed data streams. In step 1640, the slow-speed data streams are reclocked according to a reference or master clock. In step 1650, the plurality of slow-speed data streams are combined into a single data stream containing all of the level change information carried by the incoming high frequency signal. The information is then extracted from the single data stream at step 1660 and directed to the transceiver's baseband processor for further processing.
While the principles of the disclosure have been illustrated in relation to the exemplary embodiments shown herein, the principles of the disclosure are not limited thereto and include any modification, variation or permutation thereof.