Claims
- 1. A computer system comprising:a first processor having respective address signals, data signals and a plurality of control signals coupled thereto, said plurality of control signals provided to/from said first processor on a respective plurality of control signal lines including a first control signal line being one of said respective plurality of control signal lines, said first control signal line including a first control signal; a second processor; a logic controller, said logic controller including apparatus for intercepting said first control signal to/from said first processor and substituting a second control signal to/from said second processor in place of said first control signal such that said logic controller captures control of said first processor, said logic controller isolates said first processor from the remainder of said computer system, and said logic controller obtains separate control over both said first processor and the remainder of said computer system; and wherein said second processor, said logic controller, and operation of circuitry associated with said second processor and said logic controller are invisible to all other portions of said computer system, with the exception of a BIOS extension associated with said logic controller.
- 2. A system in accordance with claim 1, wherein said first control signal is an address strobe signal.
- 3. A system in accordance with claim 1, wherein said first control signal is an interrupt signal.
- 4. A system in accordance with claim 1, wherein said first control signal is a write strobe signal.
- 5. A system in accordance with claim 1, wherein said first control signal is a read strobe signal.
- 6. A system in accordance with claim 1, wherein said first control signal is a data ready signal.
- 7. A multiple processor system comprising:a first processor having a plurality of terminals for receiving a first plurality of controls signals coupled thereto, and a plurality of address signals coupled thereto; a second processor; a logic controller, said logic controller monitoring at least one critical program area corresponding to predetermined address signals and predetermined control signals of said first processor to detect an attempt to modify said at least one critical program area; an alarm responsive to said logic controller detecting said attempt to modify said at least one critical program area; said logic controller responsive to said alarm for interrupting at least one of said first plurality of control signals and substituting at least one of a second plurality of control signals in place of said at least one of said first plurality of control signals, such that said logic controller captures control of said first processor upon detection of said attempt to modify said at least one critical program area, and said logic processor selectively enables said second processor; and wherein said logic processor and operation of circuitry associated with said logic controller are invisible to said first processor with the exception of a BIOS extension associated with said logic controller.
- 8. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is an input/output system (BIOS).
- 9. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is an interrupt vector address table.
- 10. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is an operating system (DOS).
- 11. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is a file that executes automatically (autoexec.bat) on start up.
- 12. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is a system configuration control (config.sys) file.
- 13. A multiple processor system in accordance with claim 7, wherein said at least one critical program area is a program or data area specified by a trusted operator.
- 14. A multiple processor system in accordance with claim 7, wherein said first plurality of control signals is an address strobe signal.
- 15. A multiple processor system in accordance with claim 7, wherein said first plurality of control signals is an interrupt signal.
- 16. A multiple processor system in accordance with claim 7, wherein said first plurality of control signals is a write strobe signal.
- 17. A multiple processor system in accordance with claim 7, wherein said first plurality of control signals is a read strobe signal.
- 18. A multiple processor system in accordance with claim 7, wherein said first plurality of control signals is a data ready signal.
Parent Case Info
This application is a continuation of application(s) application Ser. No. 09/172,438 filed on Oct. 14, 1998, and respectively U.S. Pat. Nos. 6.038,667 and 5,953,502, and application Ser. No. 08/799,399 filed on Feb. 13, 1997.
US Referenced Citations (19)
Foreign Referenced Citations (3)
Number |
Date |
Country |
9113403 |
Sep 1991 |
WO |
9221087 |
Nov 1992 |
WO |
9412923 |
Jun 1994 |
WO |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/172438 |
Oct 1998 |
US |
Child |
09/348095 |
|
US |
Parent |
08/799339 |
Feb 1997 |
US |
Child |
09/348095 |
|
US |