The present invention relates generally to the field of analog integrated circuits. More specifically, the present invention relates to Cold Cathode Florescent Lamp (CCFL) integrated circuits.
Cold Cathode Fluorescent Lamp (CCFL) is used to provide backlight to display systems in laptop computers. While most voltages in laptop computers are relatively small in magnitude, the voltage that powers to a CCFL is typically in the order of thousands volts in magnitude. Today, most laptop computers are typically driven by a full bridge power stage that drives a magnetic step-up transformer that provides the required high voltage to the CCFL loads. In this manner, a supply voltage for a laptop computer having a typical voltage of 7 to 22 volts can efficiently regulate a 600 VRMS voltage to the CCFL. However, the high voltage applied to the CCFL may cause dangerous electrocution to users. For this reason, manufacturers are required to implement redundant physical and electrical safety systems to protect consumers from electrocution by their laptop computers.
Additionally, most laptop computers are only commercially viable if they pass standard tests known as the Underwriters Laboratory (U.L.) Standards 1950. In U.L.'s Standards 1950, there are tests designed to determine if products meet health and safety standards. One common test for electrical devices is whether the product would drive too much current through a human body model load. Another common test is whether the product operates safely (or shuts down) when any two physically accessible components are short-circuited—a component short or a short of a component to ground. When such short-circuit conditions happen, U.L.'s Standards require that the laptop to either shut down immediately or limit the operating current to a negligible amount. Thus, it may be desirable to provide a robust fault detection circuit connected to electrical devices, e.g., CCFL loads in laptop computers, which meet the U.L.'s 1950 Standards.
In response, there are many prior-art attempts to pass the U.L.'s 1950 Standards. One of these prior art is shown in
Referring now to
What may then be useful is a testing scheme which is robust—relatively easy to measure and relatively unlikely to result in failures due the shorting or contact tests within the U.L.'s 1950 Standards.
The accompanying drawings, which are incorporated in and from a part of this specification, illustrate embodiments of the invention and, together with the description serve to explain the principles of the invention.
Reference will now be made in detail to different embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with different embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to unnecessarily obscure aspects of the present invention.
Turning now to
In one embodiment of the present invention, power bridge 331 is configured by four large power Metal Oxide Semiconductor Field Effect Transistor (MOSFETs) 330, 320, 335, and 325 respectively, each having a dimension of NX. The gates of these power MOSFET 330, 320, 335, and 325 are driven a voltage between 0-DRV volts respectively. The drains of power MOSFET 320 and power MOSFET 330 are connected to a supply voltage VCC The source of power MOSFET 330 is electrically coupled to the drain of power MOSFET 335 and to the first terminal of load 310. Similarly, the source of power MOSFET 320 is electrically coupled to the drain of power MOSFET 325 and to the second terminal of load 310. The sources of power MOSFET 335 and power MOSFET 325 are electrically connected to an electrical ground 219.
Referring again to
Continuing with
In operation, when resistor RSETI is selected, a current is set to flow across resistor RSETI. This current is equal to the band gap voltage (B.G.) divided by the resistor RSETI. Any fluctuation of this current will be adjusted by error amplifier 365 that outputs a corrective signal that drives the gate of pass transistor 360. This causes a steady reference current (IREF) to flow on the drain of pass transistor 360 at first node 383. Thus, a mirror current proportional to the current through resistor RSETI flows from second node 386 of current mirror circuit 380 to the drain of replica MOSFET 355. Thus, a voltage reference (VREF) appears at second node 386 and equals to the scaled reference current (I′REF) multiplied by the ON resistance (RDS(ON)) of replica MOSFET 355. Thus, VREF=I′REF×RDS(ON), where I′REF=k*IREF; where IREF=B.G.X RSETI., or IREF=1.22 volts×RSETI.
Continuing with
Turning now to
In operation, short-circuit detection circuit 500 is used to detect a short at pin SETI. In the Underwriter's Laboratory, testers intentionally short pin SETI to electrical ground 219 and observe whether CCFL load 310 ceases operation. When a short-circuit condition occurs at pin SETI and CCFL load 310 is shut down, U.L.'s Standards are met. When pin SETI is shorted directly to electrical ground 219, either by accident or by a U.L. test, pass transistor 365 causes more current to flow through node 383. As such, p-MOSFET 530 is turned ON, pulling up the input terminal of Schmitt trigger buffer 540. As a result, Schmitt trigger buffer 540 issues a fault signal at node 560 to stop the operation of CCFL load 310. In normal operating conditions, pass transistor 360 conducts only a moderate amount of current. As a result, p-MOSFET transistor 530 is in a high impedance state, current source 560 sinks a current of about 1 μA to electrical ground 219.
Now referring to
Continuing with
Now referring to
Method 800 begins at step 801. In one embodiment, step 801 may include selecting a timing capacitor value (CFT), current resistance value of RSETI, and other external components electrically connected to pins of CCFL driver integrated circuit 700.
Next, referring to step 802, CCFL driver integrated circuit is initialized. Step 802 is implemented by providing an initialization signal (INIT) to the gate of n-MOSFET switch 630 in
Referring now to step 803, short-circuit conditions are checked. In one embodiment, step 803 may include checking for short-circuit at fault current setting resistor (RSETI) at pin 8 of CCFL driver integrated circuit 700. As mentioned above, short-circuit conditions include adjacent pin short and component short as shown in
Referring next to step 804, if short-circuit conditions do not exist, a CCFL load connected to a power bridge is operated whereby an operating current is generated. To implement step 810, CCFL driver integrated circuit 700 of the present invention is used that includes power bridge 331 and CCFL load 310.
Now referring to step 805, a reference current is provided by using a replica component substantially smaller than the components of the power bridge. A replica component is connected to the power bridge in such a manner that it provides a scaled reference voltage. In one embodiment, the replica component is substantially smaller than the components of the power bridge. Step 805 is implemented by using a replica MOSFET 355 that is fabricated by the same process but substantially smaller than the power n-MOSFET 335 and power n-MOSFET 325 of power bridge 331. Reference circuit 381 is connected to replica MOSFET 355 so that a scaled reference current can be provided.
Next, referring to step 806, a replica current is extracted from the power bridge. The replica current is proportional to the operating current that flows across the components of the power bridge. In the present invention, step 806 is implemented by connecting the drains of power n-MOSFET 335 and n-MOSFET 325 to multiplexer circuit 341. Since power n-MOSFET 325 and power n-MOSFET 335 are large devices, they have large ON resistance. As a result, the replica current is scaled proportionally to the operating current is provided.
After the currents are sampled, referring now to step 807, the replica current and the reference current are compared. Step 807 is implemented by comparator circuit 350 having a first input terminal connected to multiplexer 341 to receive the replica current and a second input terminal connected to receive the reference current.
Referring next to step 808, determining whether the replica current is larger than the reference current. Step 808 is also implemented by comparator circuit 350.
Referring to step 809, when signal fault and protect the CCFL driver integrated circuit if the replica current is larger than the reference current, other fault conditions in CCFL driver integrated circuit are also checked. These fault conditions may include over-temperature, ESD events, etc. When other fault conditions are found, method 800 goes to step 810 for generating a fault signal and then to step 819 to check for time-out condition. Next, if there is no time out, step 820 is performed to end the operation. On the other hand, if a timer-out is set by external timing capacitor (CFT), wait for a fixed amount of time and then stops the operation in step 820. When other fault conditions do not occur, step 809 returns to step 803 to check for short-circuit conditions again.
Finally, when the replica current is less than the reference current, method 800 continues to operate CCFL driver integrated circuit at step 804.
Obviously many modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may be practiced otherwise than as specifically described. It should be understood, of course, the foregoing disclosure relates only to a preferred embodiment (or embodiments) of the invention and that numerous modifications may be made therein without departing from the spirit and the scope of the invention as set forth in the appended claims. Various modifications are contemplated and they obviously will be resorted to by those skilled in the art without departing from the spirit and the scope of the invention as hereinafter defined by the appended claims as only a preferred embodiment(s) thereof has been disclosed.
This application is a continuation-in-part of U.S. patent application Ser. No. 11/210,542, filed Aug. 23, 2005, which claims priority to U.S. Provisional Patent Application No. 60/603,979, filed on Aug. 23, 2004, which are both hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5502819 | Aldrich et al. | Mar 1996 | A |
5601509 | Munoz | Feb 1997 | A |
5601940 | Denecke | Feb 1997 | A |
5705717 | Puy et al. | Jan 1998 | A |
5809233 | Shur | Sep 1998 | A |
5902312 | Frater et al. | May 1999 | A |
5903012 | Boerstler | May 1999 | A |
5929621 | Angelici et al. | Jul 1999 | A |
6100414 | Li et al. | Aug 2000 | A |
6109823 | Halferty et al. | Aug 2000 | A |
6109824 | Annes et al. | Aug 2000 | A |
6205961 | Bailey et al. | Mar 2001 | B1 |
6300776 | Schreiber et al. | Oct 2001 | B1 |
6309672 | Bae et al. | Oct 2001 | B1 |
6405960 | Yano et al. | Jun 2002 | B2 |
6406992 | Mao et al. | Jun 2002 | B1 |
6500123 | Holloway et al. | Dec 2002 | B1 |
6500717 | Goodwin et al. | Dec 2002 | B2 |
6501588 | Rosa et al. | Dec 2002 | B1 |
6503183 | Bennish, Jr. et al. | Jan 2003 | B1 |
6505960 | Schubert et al. | Jan 2003 | B2 |
6507034 | Nakasugi et al. | Jan 2003 | B1 |
6605426 | Goldmakher et al. | Aug 2003 | B1 |
6605727 | Wood et al. | Aug 2003 | B2 |
6705676 | Berringer et al. | Mar 2004 | B1 |
6708132 | Gutierrez et al. | Mar 2004 | B1 |
6800993 | Tho et al. | Oct 2004 | B2 |
6805304 | Nokes et al. | Oct 2004 | B1 |
6805651 | Lipman et al. | Oct 2004 | B2 |
6806466 | Guevremont et al. | Oct 2004 | B2 |
6807033 | Zhu | Oct 2004 | B2 |
6807332 | Hawwa | Oct 2004 | B1 |
6807615 | Wong et al. | Oct 2004 | B1 |
6808833 | Johnson | Oct 2004 | B2 |
6809769 | Yang | Oct 2004 | B1 |
6900099 | Huang et al. | May 2005 | B2 |
6900649 | Knauer | May 2005 | B1 |
6903697 | Ogino et al. | Jun 2005 | B2 |
6904680 | Fidziukiewicz | Jun 2005 | B2 |
6907995 | Tahkanen | Jun 2005 | B1 |
6909932 | Haschke et al. | Jun 2005 | B2 |
6979959 | Henry | Dec 2005 | B2 |
7002370 | Metzgen et al. | Feb 2006 | B1 |
7005761 | Deboy et al. | Feb 2006 | B2 |
7006118 | Araki et al. | Feb 2006 | B2 |
7007524 | Jasper | Mar 2006 | B2 |
7009539 | Okuda et al. | Mar 2006 | B2 |
7101292 | Ohama et al. | Sep 2006 | B2 |
7101294 | Tucker, Sr. | Sep 2006 | B2 |
7102003 | Gavai et al. | Sep 2006 | B2 |
7102628 | LeKuch et al. | Sep 2006 | B2 |
7104193 | Adamczyk et al. | Sep 2006 | B2 |
7105788 | Hopkins | Sep 2006 | B2 |
7106130 | Gan et al. | Sep 2006 | B2 |
7107338 | Nareddy et al. | Sep 2006 | B1 |
7108372 | Li et al. | Sep 2006 | B2 |
7108713 | Augustine | Sep 2006 | B1 |
7108714 | Becker | Sep 2006 | B1 |
7109012 | Takenawa et al. | Sep 2006 | B2 |
7200001 | Spychalla | Apr 2007 | B2 |
7204214 | Miyaji et al. | Apr 2007 | B2 |
7204824 | Moulis | Apr 2007 | B2 |
7205072 | Kang et al. | Apr 2007 | B2 |
7205073 | Kim et al. | Apr 2007 | B2 |
7205356 | Gurtler et al. | Apr 2007 | B2 |
7207985 | Duong et al. | Apr 2007 | B2 |
7378804 | Mitsuyasu et al. | May 2008 | B2 |
20020171376 | Rust et al. | Nov 2002 | A1 |
20020180380 | Lin | Dec 2002 | A1 |
20050030776 | Lin | Feb 2005 | A1 |
20050151716 | Lin | Jul 2005 | A1 |
20050174818 | Lin et al. | Aug 2005 | A1 |
20060202635 | Liu | Sep 2006 | A1 |
20060232222 | Liu et al. | Oct 2006 | A1 |
20060279521 | Lin | Dec 2006 | A1 |
20070047276 | Lin et al. | Mar 2007 | A1 |
20070085493 | Kuo et al. | Apr 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20080158760 A1 | Jul 2008 | US |
Number | Date | Country | |
---|---|---|---|
60603979 | Aug 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11210542 | Aug 2005 | US |
Child | 12049832 | US |