Number | Name | Date | Kind |
---|---|---|---|
5197146 | LaFetra | Mar 1993 | |
5285527 | Crick et al. | Feb 1994 | |
5367653 | Coyle et al. | Nov 1994 | |
5367659 | Iyengar et al. | Nov 1994 | |
5381533 | Peleg et al. | Jan 1995 | |
5390318 | Ramakrishnan et al. | Feb 1995 | |
5412787 | Forsyth et al. | May 1995 | |
5418922 | Liu | May 1995 | |
5450561 | Ryan | Sep 1995 | |
5493667 | Huck et al. | Feb 1996 | |
5509131 | Smith et al. | Apr 1996 | |
5530833 | Iyengar et al. | Jun 1996 | |
5537573 | Ware et al. | Jul 1996 | |
5588128 | Hicok et al. | Dec 1996 | |
5640532 | Thome et al. | Jun 1997 | |
5689672 | Wift et al. | Nov 1997 | |
5717916 | Verma | Feb 1998 | |
5752069 | Roberts et al. | May 1998 |
Entry |
---|
Mori, Shigeru, et al., "A 45-ns 64-Mb DRAM with a Merged Match-Line Test Architecture," IEEE J. Solid-State Circuits, 26(11):1486-91 (Nov. 1991). |
John P. Hayes, "Computer Architecture and Organization", McGraw-Hill, Inc., pp 380-381, 1978. |