The present invention relates to a receiver for use in the field of wireless communication, and more particularly, to a clock signals generation method and apparatus for use in the quadrature sampling receiver.
In a conventional wireless communication receiver, the RF signals received from antenna are generally subjected to a series of processing to become baseband or low intermediate frequency signals in advance, before they are converted into digital signals. Furthermore, the received RF analog signals usually pass through a series of filters so as to filter the out-of-band interference and suppress noises. The configuration of such kind of receiver has good performance, and imposes simple requirement on each functional module since the interference is filtered in a stage-by-stage manner during signal processing. At the same time, however, this kind of receiver brings high cost due to the low integration level of elements.
Recently, another kind of receiver configuration has drawn great attention in the art. Such kind of receiver makes use of RF-Sampling technique, where the signal received from antenna is sampled directly after limited filtering and amplification in the RF band, and then the sampled signal is processed in discrete domain, so that it is possible to use more advanced techniques for discrete signal processing. This kind of receiver dispenses with many analog circuits, and therefore is more flexible in circuit design and more suitable for multi-mode communications. In addition, during the manufacturing, the analog and digital circuits thereof may use the same semiconductor process, so that a high integration level and low cost can be achieved.
The receiver configuration shown in
A disadvantage of the above solution is that it is required to generate an initial clock signal with high frequency. Taking a Bluetooth system as an example, the carrier frequency fc thereof is around 2.4 GHz. Consequently, a VCO is required to be able to generate an initial clock signal with frequency of 2 fc, i.e., around 4.8 GHz. However, a VCO operating at such a high frequency is not only expensive, but also has a much higher power consumption, therefore, it is not economical for a receiver to utilize such kind of VCO.
One of the objects of the present invention is to provide a method and apparatus for generating clock signals for quadrature sampling for use in a receiver, which method and apparatus utilize an initial clock signal with relative low frequency, so that the cost and power consumption of VCO is reduced.
A method for generating clock signals for quadrature sampling for use in a receiver according to the present invention comprises the steps of:
obtaining an initial clock signal whose frequency is lower than a predetermined multiple of carrier frequency of an input signal;
dividing the frequency of said initial clock signal by two, to obtain two quadrature intermediate clock signals; and
dividing the frequency of said two intermediate clock signals respectively, to output two quadrature sampling clock signals.
An apparatus for generating clock signals for quadrature sampling for use in a receiver according to the present invention comprises:
an initial clock signal generator, for generating an initial clock signal whose frequency is lower than a predetermined multiple of carrier frequency of an input signal;
a first frequency divider, for receiving said initial clock signal and dividing the frequency thereof by two, to obtain two quadrature intermediate clock signals; and
two second frequency divider, for receiving said two intermediate clock signals respectively and dividing the frequency thereof, to output two quadrature sampling clock signals.
In addition, in the above method and apparatus for generating clock signals for quadrature sampling of the present invention, if sampling factor of the receiver for the input signal is N, and the frequencies of said two intermediate clock signals are divided by α, the frequency of said initial clock signal will be 1/p of twice of the carrier frequency of input signal, where p is an odd number and satisfies that pα=N.
Since the frequency of initial clock signal used by the method and apparatus for generating clock signals for quadrature sampling proposed by the invention is only 1/p of the frequency required in the conventional clock signal generation apparatus. Accordingly, with the method and apparatus for generating clock signals of the present invention, it is possible to operate a VCO at a relative low frequency, which may not only reduce the cost of the VCO, but also decrease the power consumption thereof.
Other objects and attainments together with a fuller understanding of the invention will become apparent and appreciated by referring to the following descriptions and claims taken in conjunction with the accompanying drawings.
The present invention will be further elaborated by means of the accompanying drawings and specific embodiments, in which:
Throughout the drawings, same reference numerals denote similar or corresponding features or functions.
For a quadrature sampling receiver, it is required to provide two clock signals with a phase shift of 90° so as to perform quadrature sampling on received RF signals respectively. In order to reduce the frequency of the initial clock signal of the conventional clock signal generation apparatus shown in
In a quadrature sampling receiver, if carrier frequency of signal is fc and the subsampling factor is N, the sampling frequency will be
Since N is an integer, N can be expressed as product of two numbers, i.e. N=αp, where p is the largest odd number, and p≦N, α is an integer.
The time shift between the above two intermediate clock signals is
After the frequencies of these two intermediate clock signals are divided by the two 1/α dividers 703 and 704 respectively, they decrease but the time shift between these two intermediate clock signals remains unchanged. Therefore, the time shift between the resultant two sampling clock signals with the frequency of fs=fc/αp=fc/N is also τ. The time shift of τ is equivalent to a phase shift of
at the carrier frequency.
Since p is odd number and can be expressed as p=4m±1, where m is an integer, the above phase shift p90°=m(360°)±90°. Thus it can be seen that the two clock signals outputted from the clock signal generation apparatus in
The frequency of the initial clock signal required by the clock signal generation apparatus of the present invention shown in
Furthermore, in certain cases, such as when N is an odd number, p=N, the clock signal generation apparatus in
The above embodiment mainly aims at a zero IF (intermediate frequency) quadrature-sampling receiver, that is, fs=fc/N. It is apparent that the clock signal generation method and apparatus proposed in the present invention can not only be applied to the zero IF quadrature-sampling receiver, but also be applied to other similar quadrature-sampling receivers, regardless of performing quadrature sampling on IF signals or on RF signals. For example, in the low IF quadrature-sampling receiver, fs=(fc±fIF)/N, the N can be expressed as product of two numbers as well, i.e. N=αp, where p is the largest odd number, and p≦N, α is an integer. Thereafter, the quadrature sampling clock signal required by the receiver is obtained by utilizing the clock signal generation method and apparatus of the present invention.
It should be appreciated by the skilled persons in the art that many modifications can be made with respect to the clock signal generation method and apparatus disclosed by the above invention, without departing from the contents of the present invention. Therefore, the scope of the present invention should be defined by the content of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
200610059415.1 | Mar 2006 | CN | national |
PCT/IB2007/050684 | Mar 2007 | IB | international |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB07/50684 | 3/2/2007 | WO | 00 | 11/4/2008 |