Claims
- 1. A closed-loop circuit comprising:
a loop filter; and a current source coupled to the loop filter and adapted to supply current to the loop filter, wherein said current source is adapted to receive a first control signal that is not generated by the closed-loop circuit.
- 2. The closed-loop circuit of claim 1 further comprising:
a current sink coupled to the loop filter and adapted to sink current from the loop filter, wherein said current sink is adapted to receive a second control signal that is not generated by the closed-loop circuit.
- 3. The closed-loop circuit of claim 2 further comprising:
an oscillator coupled to the loop filter and adapted to generate a signal whose frequency is controlled by a signal generated by the loop filter.
- 4. The closed-loop circuit of claim 2 further comprising:
a variable delay circuit coupled to the loop filter and adapted to generate a signal whose phase corresponds to a signal generated by the loop filter.
- 5. The closed-loop circuit of claim 3 wherein the oscillator is a voltage-controlled oscillator.
- 6. The closed-loop circuit of claim 5 further comprising:
a gm cell adapted to supply current to the loop filter.
- 7. The closed-loop circuit of claim 5 further comprising:
a charge pump adapted to supply current to the loop filter.
- 8. The closed-loop circuit of claim 6 further comprising:
a phase detector adapted to receive the signal generated by the voltage-controlled oscillator and to receive a reference signal, the phase detector further adapted to generate a signal that corresponds to a difference between phases of the signals it receives and to supply the generated signal to the gm cell.
- 9. The closed-loop circuit of claim 7 further comprising:
a phase detector adapted to receive the signal generated by the variable delay circuit and to receive a reference signal, the phase detector further adapted to generate a signal that corresponds to a difference between phases of the signals it receives and to supply the generated signal to the charge pump.
- 10. The closed-loop circuit of claim 2 wherein said loop filter comprises a capacitor having a first terminal coupled to a first terminal of a first resistor and a second terminal coupled to a first terminal of a second resistor, wherein a second terminal of each of the first and second resistors is coupled to the ground.
- 11. The closed-loop circuit of claim 10 wherein each of said first and second control signals is a digital signal each having one or more bits.
- 12. The closed-loop circuit of claim 11 wherein each of said current source and current sink is a current digital-to-analog converter.
- 13. The closed-loop circuit of claim 12 wherein said current digital-to-analog converter sourcing current further comprises one or more PMOS transistors each having an associated switch and each adapted to mirror a current flowing through a reference current source, each associated switch adapted to receive a different one of the one or more bits of the first control signal.
- 14. The closed-loop circuit of claim 13 wherein said current digital-to-analog converter sinking current further comprises one or more NMOS transistors each having an associated switch and each adapted to mirror a current flowing through a reference current source, each associated switch adapted to receive a different one of the one or more bits of the second control signal.
- 15. The closed-loop circuit of claim 8 further comprising:
a flip-flop adapted to receive at its clock terminal the signal generated by the voltage-controlled oscillator and to receive at its data terminal the reference signal.
- 16. A differential closed-loop circuit comprising:
a first loop filter adapted to filter out high frequency components of a differentially high signal; a second loop filter adapted to filter out high frequency components of a differentially low signal; a first current source coupled to the first loop filter and adapted to supply current to the first loop filter, said first current source further adapted to receive a first control signal that is not generated by the closed-loop circuit; and a second current source coupled to the second loop filter and adapted to supply current to the second loop filter, said second current source further adapted to receive a second control signal that is not generated by the closed-loop circuit.
- 17. The differential closed-loop circuit of claim 16 further comprising:
an oscillator coupled to the first and second loop filters and adapted to generate a signal whose frequency corresponds to a difference of signals generated by the first and second loop filters.
- 18. The differential closed-loop circuit of claim 16 further comprising:
a variable delay circuit coupled to the first and second loop filters and adapted to generate a signal whose delay corresponds to a difference of signals generated by the first and second loop filters.
- 19. The differential closed-loop circuit of claim 17 wherein the oscillator is a voltage-controlled oscillator.
- 20. The differential closed-loop circuit of claim 19 further comprising:
a gm cell adapted to supply current to each of the first and second loop filters.
- 21. The differential closed-loop circuit of claim 19 further comprising:
a charge pump adapted to supply current to each of the first and second loop filters.
- 22. The differential closed-loop circuit of claim 20 further comprising:
a phase detector adapted to receive the signal generated by the voltage-controlled oscillator and to receive a reference signal, the phase detector further adapted to generate a differential signal that corresponds to a difference between phases of the signals it receives and supply the generated signal to the gm cell.
- 23. The differential closed-loop circuit of claim 18 further comprising:
a phase detector adapted to receive the signal generated by the variable delay circuit and to receive a reference signal, the phase detector further adapted to generate a differential signal that corresponds to a difference between phases of the signals it receives.
- 24. The differential closed-loop circuit of claim 16 wherein each of said first and second loop filters further comprises a capacitor having a first terminal coupled to a first terminal of a first resistor and a second terminal coupled to a first terminal of a second resistor, wherein a second terminal of each of the first and second resistors is coupled to the ground.
- 25. The differential closed-loop circuit of claim 16 wherein each of said first and second control signals is a digital signal each having one or more bits.
- 26. The differential closed-loop circuit of claim 25 wherein said first current source is a current digital-to-analog converter comprising one or more PMOS transistors each having an associated switch and each adapted to mirror a current flowing through a reference current source, each associated switch adapted to receive a different one of the one or more bits of the first control signal.
- 27. The differential closed-loop circuit of claim 25 wherein said second current source is a current digital-to-analog converter comprising one or more PMOS transistors each having an associated switch and each adapted to mirror a current flowing through the reference current source, each associated switch adapted to receive a different one of the one or more bits of the second control signal.
- 28. A method for generating a signal in a closed-loop circuit, the method comprising:
sourcing a first current to a node disposed in the closed-loop circuit; filtering high frequency components of the first current to generate a first signal having a low frequency; and sourcing a second current to the node.
- 29. The method of claim 28 further comprising:
sinking a current from the node.
- 30. The method of claim 28 further comprising:
generating a second signal whose frequency depends on the first signal.
- 31. The method of claim 28 further comprising:
generating a second signal whose phase depends on the first signal.
- 32. The method of claim 28 wherein the first current is supplied by a gm cell.
- 33. The method of claim 28 wherein the first current is supplied by a charge pump.
- 34. The method of claim 30 further comprising:
detecting a difference between phases of the second signal and a reference signal.
- 35. The method of claim 31 further comprising:
detecting a difference between phases of the second signal and a reference signal.
- 36. A method comprising:
filtering high frequency components of a first current delivered to a first node to generate a first low frequency signal; filtering high frequency components of a second current delivered to a second node to generate a second low frequency signal; sourcing a third current to the first node; and sourcing a fourth current to the second node.
- 37. The method of claim 36 further comprising:
generating a third signal whose frequency depends on a difference between the first and second signals.
- 38. The method of claim 36 further comprising:
generating a third signal whose phase depends on a difference between the first and second signals.
- 39. The method of claim 36 wherein each of said first and second currents is supplied by a differential gm cell.
- 40. The method of claim 36 wherein each of said first and second currents is supplied by a differential charge pump.
- 41. The method of claim 36 wherein each of said third and fourth currents is supplied by a current digital-to-analog converter.
- 42. A method of operating a control loop comprising:
filtering high frequency components of a loop current signal; adjusting a magnitude of the loop current signal in response to a control signal that is external to the control loop; and controlling a frequency of oscillation of an oscillator in response to the adjusted loop current signal or a signal derived therefrom.
- 43. The method of claim 42 wherein the adjusting comprises:
injecting current into the loop if an increase in the frequency of oscillation is desired.
- 44. The method of claim 42 wherein the adjusting comprises:
stealing current from the loop if a decrease in the frequency of oscillation is desired.
- 45. A PLL comprising:
a phase detector; a gm amplifier coupled to the phase detector; a filter coupled to the gm amplifier; a voltage-controlled oscillator coupled to the filter; and a loop current adjustment circuit coupled to the filter and configured to adjust a magnitude of a current flowing through the filter in response to a control signal that is external to the PLL.
- 46. A clock data recovery system comprising:
a PLL which further comprises:
a phase detector; a gm amplifier coupled to the phase detector; a filter coupled to the gm amplifier; a voltage-controlled oscillator coupled to the filter; and a loop current adjustment circuit coupled to the filter and configured to adjust a magnitude of a current flowing through the filter in response to a control signal that is external to the PLL; and a flip-flop coupled to the PLL.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] The present application is related to and hereby incorporates by reference in its entirety application Ser. No. 09/540,243, Attorney Docket No. 019717-000510US, entitled “GM CELL BASED CONTROL LOOPS”, filed Mar. 31, 2000.