Claims
- 1. A method of performing high speed signaling comprising: transmitting at a low frequency a preamble signal and an end-of-packet (EOP) signal using rail-to-rail voltage signal levels; and, after the transmitted low frequency signals, transmitting at a high frequency a data signal using a limited voltage signal level swing that is less than rail-to-rail.
- 2. The method of claim 1, wherein, after the high frequency data signal, transmitting a high frequency EOP signal using a limited voltage signal level swing that is less than rail-to-rail.
- 3. The method of claim 1, wherein said high frequency data signal includes a sync signal and a start-of-packet (SOP) signal.
- 4. The method of claim 1, wherein the low frequency signals are transmitted at 12 megabits/second.
- 5. The method of claim 1, wherein the low frequency signals comprise Universal Serial Bus specification compliant signals.
- 6. The method of claim 1, wherein the low frequency preamble comprises a synchronization signal and a packet identification signal.
- 7. The method of claim 6, wherein the low frequency preamble comprises a 16 “bit time” preamble.
- 8. The method of claim 1, further comprising:tearing down connectivity upon receiving the end-of-packet (EOP) signal.
- 9. The method of claim 1, further comprising:modifying internal connectivity to receive high frequency signaling.
- 10. The method of claim 9, wherein the high frequency signals are buffered, reclocked, and retransmitted.
- 11. A device capable of producing high speed signaling comprising:a circuit to produce a low frequency preamble signal and an end-of-packet (EOP) signal using rail-to-rail voltage signal levels; said circuit including additional circuit elements to produce a high frequency data signal using limited voltage signal level swing that is less than rail-to-rail.
- 12. The device of claim 11, wherein said circuit includes the capability, after the high frequency data signal, to transmit a high frequency EOP signal using a limited voltage signal level swing that is less than rail-to-rail.
- 13. The device of claim 11, wherein said circuit is adapted to produce a high frequency data signal that includes a sync signal and a start-of-packet (SOP) signal.
- 14. The device of claim 11, wherein said circuit is adapted to transmit the low frequency signals at 12 megabits/second.
- 15. The device of claim 11, wherein said circuit is adapted to produce low frequency signals that comprise Universal Serial Bus specification compliant signals.
- 16. The device of claim 11, wherein said circuit is adapted to produce a low frequency preamble that comprises a synchronization signal and a packet identification signal.
- 17. The device of claim 16, wherein said circuit is adapted to produce a low frequency preamble that comprises a 16 “bit time” preamble.
- 18. The device of claim 11, wherein said circuit includes the capability to tearing down connectivity upon receiving the end of packet (EOP) signal.
- 19. The device of claim 11, wherein said circuit includes the capability to modify internal connectivity of said circuit to receive high frequency signaling.
- 20. The device of claim 19, wherein said circuit includes the capability to buffer, reclock, and retransmit the high frequency signals.
RELATED APPLICATION
This patent application is related to concurrently filed U.S. patent application Ser. No. 09/089,932, now U.S. Pat. No. 6,154,060 entitled “Signaling Circuit with Substantially Constant Output Impedance” by Jeffrey C. Morriss, assigned to the assignee of the present invention, and herein incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5254883 |
Horowitz et al. |
Oct 1993 |
A |
5341131 |
Hoshino et al. |
Aug 1994 |
A |
5621901 |
Morriss |
Apr 1997 |
A |
5819051 |
Murray et al. |
Oct 1998 |
A |