The present invention relates generally to integrated circuits including electronic memory devices, and more particularly to one time programmable (OTP) memories.
One time programmable (OTP) memories are often used to store program code and other information. Among other benefits, the one-time nature of OTP memories prevent authorized program code from being modified or over-written with unauthorized program code. OTP memories may be implemented, for example, using are fusible links, antifuse or floating gate non-volatile memory technologies. Fusible links are metal or polysilicon wires that are “blown,” i.e., made to have higher resistance, by passing a high current through them. As a result, fusible links exhibit some amount of physical destruction of the metal or polysilicon wire. Fusible links are relatively large and require relatively high current to program. Antifuse is the partial physical destruction or degradation of a Metal Oxide Semiconductor (MOS) capacitor gate oxide dielectric by the application of a high voltage. A lower resistance conduction path is formed between the plates of the capacitor through the oxide dielectric. Antifuse technologies require relatively high voltage to program and do not scale well with Complementary Metal Oxide Semiconductor (CMOS) technologies. The thinner MOS gate oxides associated with current CMOS technologies do not program consistently in a reliable manor.
Floating gate non-volatile memory involves the injection of electrical charge onto the isolated or unconnected (floating) gate of a field-effect-transistor (FET). The accumulation of charge on the gate changes the threshold voltage of the transistor, which can be sensed during a read operation. Floating gate non-volatile memories are employed for “flash” non-volatile memories. Floating gate non-volatile memories require relatively high voltage and sometimes relatively high current to program. Furthermore, floating gate non-volatile memories usually require additional special CMOS processing, thereby increasing fabrication cost.
A need therefore exists for improved OTP memories that are small in size and can be programmed with low voltages and small current.
Generally, one time programmable memory devices are disclosed that are programmed using hot carrier induced degradation to alter one or more transistors characteristics. A one time programmable memory device is comprised of an array of transistors. Transistors in the array are selectively programmed using hot carrier induced changes in one or more transistor characteristics, such as changes to the saturation current, threshold voltage or both, of the transistors. The changes to the transistor characteristics are achieved in a similar manner to known hot carrier transistor aging principles. The present invention recognizes that such characteristic changes can be selectively applied to memory cells in OTP memory devices in order to program the OTP memory device in a desired manner.
The present invention provides for small, low cost, OTP memories that are programmable at low voltages and small current. The OTP memories of the present invention can be fabricated with normal CMOS processing techniques with little, if any, additional processing steps and with minimal, if any, increased fabrication costs. The OTP memories of the present invention are scalable with future CMOS technologies.
A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.
As shown in
As shown in
Hot carrier aging is the degradation of transistor characteristics over time caused by the injection of carriers into the gate oxide at the drain end of the device. Carrier injection into the oxide causes oxide damage and creation or filling of traps near the drain. As a result, the channel mobility degrades, causing a decrease in device saturation current. In addition, a localized increase occurs in the device threshold at the drain end of the channel region. Hot carrier transistor degradation can be accelerated so that it occurs in a relatively short time by device optimization or the application of modestly higher drain and gate voltages (or both).
The present invention recognizes that the above-mentioned degradation of transistor characteristics can be used to advantage to program OTP memories. The FET transistors 210 of
After selectively programming transistors 210 in the OTP memory array 200, the programmed transistors 210 will have significantly lower saturation current, or lower threshold voltages at the end of the channel close to where the stress voltage was applied during programming, or both. Thus, programmed cells can be detected during a read operation by either sensing the lower saturation current or by sensing the lower threshold voltage.
As is well known, there are two general types of MOS FET transistors, n-channel and p-channel types. N-channel transistors are used herein for the purpose of illustration of the present invention. It is recognized that p-channel transistors could also be used for the present invention. As is well known, an n-channel transistor is constructed on a p type substrate, or alternately a p-well, and has n-type impurity implants for source 450 and drain 440.
During a read operation, different sensing techniques and circuits would be used to differentiate programmed cells from non-programmed cells depending upon which transistor characteristic is used. If a cell has been programmed by inducing a change in the cell threshold voltage, such as in the OTP memory cell 500 of
In further variations of the present invention, hot carrier programmable transistor cells can be enhanced by tailoring their structure to have more pronounced changes in saturation current and/or threshold voltage, or to have these changes occur at lower programming voltages or during shorter applications of programming voltages. Optimum transistor design for hot carrier effects is well known in the art (e.g., sharp drain junction profiles and non lightly doped drains (LDD)). The junction that receives the stress voltage during programming could be tailored for more pronounced changes in saturation current and/or threshold voltage. The other junction could remain as a common logic transistor junction that is designed to be relatively immune from hot carrier induced changes.
It is to be understood that the embodiments and variations shown and described herein are merely illustrative of the principles of this invention and that various modifications may be implemented by those skilled in the art without departing from the scope and spirit of the invention. For example, the OTP memory cells of the present invention can also be used as non-arrayed storage elements for applications requiring only a few OTP bits. The OTP memory cells of the present invention can also be implemented as multi-level flash or non-volatile cells that store two or more bits per cell. The OTP memory cells of the present invention provide low-cost alternative OTP element that can be used for high and low density applications, such as repair of Static Random Access Memories (SRAMs) and Dynamic Random Access Memories (DRAMs), identification and characterization coding of wafers and chips, analog circuit trimming, electronic fuses, field programmable logic devices, and encryption coded macros or systems.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2004/001772 | 1/23/2004 | WO | 00 | 4/6/2007 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2005/081258 | 9/1/2005 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5257225 | Lee | Oct 1993 | A |
5751635 | Wong et al. | May 1998 | A |
6018475 | Papadas et al. | Jan 2000 | A |
6020227 | Bulucea | Feb 2000 | A |
6512700 | McPartland et al. | Jan 2003 | B1 |
6888749 | Forbes | May 2005 | B2 |
6909635 | Forbes et al. | Jun 2005 | B2 |
6920067 | Hsu et al. | Jul 2005 | B2 |
20040027877 | Kotz et al. | Feb 2004 | A1 |
20050146932 | Lee et al. | Jul 2005 | A1 |
Number | Date | Country |
---|---|---|
0 239 968 | Mar 1987 | EP |
1 103 980 | May 2001 | EP |
2000-049242 | Feb 2000 | JP |
WO 2004053886 | Jun 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20070274126 A1 | Nov 2007 | US |