Claims
- 1. A method for furnishing an output signal (s.sub.K) having a delay (.theta.) with respect to an input logic signal (e.sub.0), said delay (.theta.) being adjustable as a function of a digital command (CN) having most and least significant bits, said method comprising the steps of producing a succession of delayed signals (e.sub.1, e.sub.2, . . . , e.sub.n) delayed with respect to the input signal (e.sub.0), said delayed signals being produced in such a way that the delay between the delayed signal (e.sub.2) and the preceding signal (e.sub.1) have a predetermined value; producing binary signals (a.sub.0, a.sub.1, a.sub.2, . . . , a.sub.n) as a logical combination of the most significant bits of said digital command (CN); selecting one of said delayed signals (e.sub.2) in response to a state of one of said binary signals (a.sub.2) and the preceding signal (e.sub.1) in response to a state of another one of said binary signals (a.sub.1); and performing a superposition with weighting and an integral effect of said selected signals (e.sub.1, e.sub.2), said weighting being determined by the least-significant bits of said digital command (CN).
- 2. A method for furnishing an output signal (s.sub.K) having a delay (.theta.) with respect to an input logic signal (e.sub.0), said delay (.theta.) being adjustable as a function of a digital command (CN) having most and least significant bits, said method comprising the steps of producing a succession of delayed signals (e.sub.1, e.sub.2, . . . , e.sub.n) delayed with respect to the input signal (e0), said delayed signals being produced in such a way that the delay between the delayed signal (e.sub.2) and the preceding signal (e.sub.1) have a predetermined value; selecting one of said delayed signals (e.sub.2) and the preceding signal (e.sub.1) by using the most significant bits of said digital command (CN); and performing a superposition with weighing and an integral effect of said selected signals (e.sub.1, e.sub.2), said weighing being determined by the least-significant bits of said digital command (CN), wherein said weighing comprises the step of assigning two complementary weighing coefficients (K, 1-K), respectively, to the two signals selected (e.sub.1, e.sub.2), wherein said weighing coefficients have values which are between 0 and a maximum value.
- 3. The method of claim 2, wherein for an initial given selection of a delayed signal (e.sub.2) and of the preceding signal (e.sub.1), when the weighting coefficient of the delayed signal (e.sub.2) has said maximum value while the digital command is increasing, said selection is modified in such a way as to replace said preceding signal (e.sub.1) with the signal (e.sub.3) following said delay signal (e.sub.2), and that when the weighting coefficient of said preceding signal (e.sub.1) is 0 while the digital command is decreasing, said selection is modified in such a way as to replace said delayed signal (e.sub.2) with the signal (e.sub.0) preceding said preceding signal (e.sub.1).
- 4. A delay circuit for furnishing an output signal (s.sub.k) having a delay (.theta.) with respect to a logical input signal (e.sub.0), said delay (.theta.) being adjustable as a function of a digital command (CN), said circuit comprising a plurality of fixed delay circuits (D1, D2, . . . , Dn) connected in cascade fashion, the first of said fixed delay circuits (D1) receiving said input signal (e.sub.0) at its input, said fixed delay circuits (D1, D2, . . . , Dn) furnishing a succession of delayed signals (e.sub.1, e.sub.2, . . . , e.sub.n); selection means (1) comprising switches (SW0, SW1, SW2, . . . , SWn) for selecting in direct response to a digital signal one of said delayed signals (e.sub.2) and the preceding signal (e.sub.1); and combination means (2) connected by one of said switches (SW2) to an output of one of said delay circuits (D2) and by a preceding one of said switches (SW1) to an input of said delay circuit (D2) for furnishing a combination signal (f.sub.k) resulting from the superposition with weighting and an integral effect of said selected signals (e.sub.1, e.sub.2), said selection means (1) and combination means (2) being separately controlled by a control circuit (3) as a function of said digital command (CN).
- 5. A delay circuit for furnishing an output signal (s.sub.K) having a delay (.theta.) with respect to a logical input signal (e.sub.0), said delay (.theta.) being adjustable as a function of a digital command (CN), said circuit comprising a plurality of fixed delay circuits (D1, D2, . . . , Dn) connected in cascade fashion, the first of said fixed delay circuits (D1) receiving said input signal (e.sub.0) at its input, said fixed delay circuits (D1, D2, . . . , Dn) furnishing a succession of delayed signals (e.sub.1, e.sub.2, . . . , e.sub.n); selection means (1) for selecting one of said delayed signals (e.sub.2) and the preceding signal (e.sub.1); and combination means (2) for furnishing a combination signal (f.sub.K) resulting from the superposition with weighing and an integral effect of said selected signals (e.sub.1, e.sub.2), said selection means (1) and combination means (2) being controlled by a control circuit (3) as a function of said digital command (CN), wherein said weighing consists in assigning first and second complementary weighing coefficients (K, 1-K), respectively, to the two signals selected (e.sub.1, e.sub.2) as a function of said digital command (CN), which are between 0 and a maximum value.
- 6. The delay circuit of claim 5, wherein said control circuit (3) produces selection signals (a0, a1, . . . , a4) applied to said selection means (1) and combination means, and that for a delayed signal (e.sub.2) and a preceding signal (e.sub.1) that are selected, said control circuit assigned said delay signal (e.sub.2) a weighting coefficient (K, 1-K) that varies in accordance with an increasing function of said digital command (CN).
- 7. The delay circuit of claim 6, wherein said combination means (2) include a common impedance (Z) and a first and second current source (Sx, Sy) furnishing currents, (Ix, Iy), respectively, that are proportional to said first and second weighting coefficients (K, 1-K); said combination means (2) includes a plurality of switch means (Q0, Q1, . . . , Q4) controlled respectively by said input signal (e.sub.0) and said delay signals (e.sub.1, . . . , e.sub.4); said switch means associated with the input signal (e.sub.0) and the even-numbered delay signals (e.sub.2, . . . , e.sub.4) are disposed between a terminal of said common impedance (Z) and the first current source (Sx) by way of said selection means (1); said switch means associated with the odd-numbered signals (e.sub.1, e.sub.3) are disposed between a terminal of said common impedance (Z) and the second current source (Sy) by way of said selection means (1); and wherein said first weighting coefficient (K) varies in accordance with a decreasing or increasing function, respectively, of said digital command (CN), depending on whether the delayed signal selected is odd- or even-numbered, respectively.
- 8. The delay circuit of claim 6, wherein said input signal (e.sub.0) and said delayed signals (e.sub.1) are differential signals (e.sub.0, e.sub.0 * and e.sub.1, e.sub.1 *, . . . , e.sub.n, e.sub.n *, respectively); said combination means (2) includes a first and a second resistor (R, R*) each having a first terminal connected to a supply potential (Vdd); said combination means (2) includes a first and a second current source furnishing currents (Ix, Iy), respectively, that are proportional to said first and second weighting coefficients (K, 1-k) and a plurality of differential arrays associated respectively with the input signal (e.sub.0, e.sub.0 *) and with the delayed signals (e.sub.1, e.sub.1 *, . . . , e.sub.n, e.sub.n *), each differential array (M0, M1, M2) being formed by two bipolar transistors (Q0, Q0*, . . . , Q2, Q2*), whose collectors are connected respectively to a second terminal of said first and second resistors (R, R*) and whose bases receive the associated differential signals (e.sub.0, e.sub.0 *, . . . , e.sub.2, e.sub.2 *); the emitters of the bipolar transistors (Q0, Q0*, . . . , Q2, Q2*) of the differential arrays (M0, M2) associated with the input signal (e.sub.0, e.sub.0 *) and with the even-numbered delayed signals (e.sub.2, e.sub.2 *) are connected to said first current source; the emitters of the bipolar transistors (Q1, Q1*) of the differential arrays (M1) associated with the odd-numbered delayed signals (e.sub.1, e.sub.1 *) are connected to said second current source; and said first weighting coefficient (K) varies in accordance with a decreasing or increasing function, respectively, of said digital command (EN), depending on whether said delayed signal selected is odd- or even-numbered, respectively.
- 9. The delay circuit of claim 6, wherein said combination means (2) includes a plurality of charging and discharging modules (U.sub.0, U1, . . . , U4) of a common line (L) that are controlled respectively by the input signal (e.sub.0) and the delayed signals (e.sub.1, . . . , e.sub.4), the potential of said common line (L) constituting said combination signal (f.sub.K); each module (U0, U1, . . . , U4) includes a discharging circuit (DC) and a charging circuit (PC), respectively, each including first and second switch means (P0, N0, SW0, . . . , P4, N4, SW4) controlling the connection between said common line (L) and a first and second supply potential (Vss, Vdd), respectively, by way of a variable resistor, the variable resistor of the discharging and charging circuits (DC and PC, respectively) of the modules (U0, . . . , U4) associated with the input signal (e.sub.0) and with the even-numbered delayed signals (e.sub.2, . . . , e.sub.4) being controlled in such a way as to assume a value that is inversely proportional to said first weighting coefficient (K), the variable resistor of the discharging and charging circuits (DC and PC, respectively), of the modules (U1, . . . , U3) associated with the odd-numbered delayed signals (e.sub.1, e.sub.3) being controlled in such a way as to assume a value that is inversely proportional to said second weighting coefficient (1-K); said first switch means (P0, N0, . . . , P4, N4) of the discharging circuit (DC) and of the charging circuit (PC) of each module (U0, . . . , U4) are activated respectively by a first and a second voltage level of the associated signal (e.sub.0, . . . , e.sub.4); the set of said second switch means (SW0, . . . , SW4) constitutes said selection means (1); and said first weighting coefficient (K) varies by a decreasing or increasing function, respectively, of said digital command (CN), depending on whether said delayed signal selected is odd- or even-numbered, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
92 03526 |
Mar 1992 |
FRX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/355,813, filed Dec. 14, 1994, now abandoned, which is a continuation of application Ser. No. 08/027,480, filed Mar. 8, 1993, now abandoned.
US Referenced Citations (7)
Continuations (2)
|
Number |
Date |
Country |
Parent |
355813 |
Dec 1994 |
|
Parent |
27480 |
Mar 1993 |
|