Claims
- 1. An active termination circuit for terminating a signal traversing on a transmission line of an electronic device, comprising:a bottom clamping transistor coupled to a first potential having a bottom clamping transistor control node arranged for clamping said signal at about a first reference voltage; a bottom threshold reference transistor coupled to a first reference voltage supply configured to supply the first reference voltage, wherein the bottom threshold reference transistor provides a first bias voltage to said bottom clamping transistor control node that biases said bottom clamping transistor control node at about a first threshold voltage above said first reference voltage, said first threshold voltage representing a threshold voltage of said bottom clamping transistor; a top clamping transistor coupled to a second potential having a top clamping transistor control node arranged for clamping said signal at about a second reference voltage; a top threshold reference transistor coupled to a second reference voltage supply configured to supply the second reference voltage, wherein said top threshold reference transistor provides a second bias voltage to said top clamping transistor control node that biases said top clamping transistor control node at about a second threshold voltage below said second reference voltage, said second threshold voltage representing a top clamping transistor threshold voltage; an inverter unit having an inverter unit input node coupled to the transmission line and an inverter unit output node; a first stabilizing capacitor coupled between said bottom clamping transistor control node and the inverter unit output node; and a second stabilizing capacitor coupled between said top clamping transistor control node and the inverter unit output node.
- 2. A circuit as recited in claim 1, wherein the first potential and the second potential are each VDD.
- 3. A circuit as recited in claim 1, wherein the first potential and the second potential are each GND.
- 4. A circuit as recited in claim 1, wherein the first potential is VDD and wherein the second potential is GND.
- 5. A circuit as recited in claim 1, wherein the first potential is GND and wherein the second potential is VDD.
- 6. A circuit as recited in claim 1 wherein said bottom clamping transistor, said top clamping transistor, said bottom threshold reference transistor, and said top threshold reference transistor are fabricated using MOS technology.
- 7. An active termination circuit for terminating a signal traversing on a transmission line of an electronic device, comprising:a bottom clamping transistor coupled to a first potential having a bottom clamping transistor control node arranged for clamping said signal at about a first reference voltage; a bottom threshold reference transistor coupled to a first reference voltage supply configured to supply the first reference voltage, wherein the bottom threshold reference transistor provides a first bias voltage to said bottom clamping transistor control node that biases said bottom clamping transistor control node at about a first threshold voltage above said first reference voltage, said first threshold voltage representing a threshold voltage of said bottom clamping transistor; a top clamping transistor coupled to a second potential having a top clamping transistor control node arranged for clamping said signal at about a second reference voltage; a top threshold reference transistor coupled to a second reference voltage supply configured to supply the second reference voltage, wherein said top threshold reference transistor provides a second bias voltage to said top clamping transistor control node that biases said top clamping transistor control node at about a second threshold voltage below said second reference voltage, said second threshold voltage representing a top clamping transistor threshold voltage; an inverter unit having an inverter unit input node coupled to the transmission line and an inverter unit output node; a first resistor coupled between said bottom clamping transistor control node and the inverter unit output node; and a second resistor coupled between said top clamping transistor control node and the inverter unit output node.
- 8. A circuit as recited in claim 7, the first potential and the second potential are each approximately VDD.
- 9. A circuit as recited in claim 7, wherein the first potential and the second potential are each approximately GND.
- 10. A circuit as recited in claim 7, wherein the first potential is VDD and wherein the second potential is approximately GND.
- 11. A circuit as recited in claim 7, wherein the first potential is GND and wherein the second potential is approximately VDD.
- 12. An active termination circuit for terminating a signal traversing on a transmission line of an electronic device, comprising:a bottom clamping transistor coupled to a first potential having a bottom clamping transistor control node arranged for clamping said signal at about a first reference voltage; a bottom threshold reference transistor coupled to a first reference voltage supply configured to supply the first reference voltage, wherein the bottom threshold reference transistor provides a first bias voltage to said bottom clamping transistor control node that biases said bottom clamping transistor control node at about a first threshold voltage above said first reference voltage, said first threshold voltage representing a threshold voltage of said bottom clamping transistor; a top clamping transistor coupled to a second potential having a top clamping transistor control node arranged for clamping said signal at about a second reference voltage; a top threshold reference transistor coupled to a second reference voltage supply configured to supply the second reference voltage, wherein said top threshold reference transistor provides a second bias voltage to said top clamping transistor control node that biases said top clamping transistor control node at about a second threshold voltage below said second reference voltage, said second threshold voltage representing a top clamping transistor threshold voltage; a first inverter unit having a first inverter unit impedance and a first inverter unit input connected to the transmission line and a first inverter unit output connected to the bottom clamping transistor control gate node; and a second inverter unit having a second inverter unit impedance and a second inverter unit input connected to the transmission line and a second inverter unit output connected to the top clamping transistor control gate node, wherein the first inverter unit impedance and the second inverter unit impedance form a voltage divider circuit.
- 13. A circuit as recited in claim 12, wherein the first potential and the second potential are each approximately VDD.
- 14. A circuit as recited in claim 12, wherein the first potential and the second potential are each approximately GND.
- 15. A circuit as recited in claim 12, wherein the first potential is VDD and wherein the second potential is approximately GND.
- 16. A circuit as recited in claim 12, wherein the first potential is GND and wherein the second potential is approximately VDD.
- 17. An active termination circuit for terminating a signal traversing on a transmission line of an electronic device, comprising:a bottom clamping transistor coupled to a first potential having a bottom clamping transistor control node arranged for clamping said signal at about a first reference voltage; a bottom threshold reference transistor coupled to a first reference voltage supply configured to supply the first reference voltage, wherein the bottom threshold reference transistor provides a first bias voltage to said bottom clamping transistor control node that biases said bottom clamping transistor control node at about a first threshold voltage above said first reference voltage, said first threshold voltage representing a threshold voltage of said bottom clamping transistor; a top clamping transistor coupled to a second potential having a top clamping transistor control node arranged for clamping said signal at about a second reference voltage; a top threshold reference transistor coupled to a second reference voltage supply configured to supply the second reference voltage, wherein said top threshold reference transistor provides a second bias voltage to said top clamping transistor control node that biases said top clamping transistor control node at about a second threshold voltage below said second reference voltage, said second threshold voltage representing a top clamping transistor threshold voltage; an inverter unit having an inverter unit input node coupled to the transmission line and an inverter unit output node; a first capacitor coupled between said bottom clamping transistor control node and the inverter unit output node; and a second capacitor coupled between said top clamping transistor control node and the inverter unit output node.
- 18. A circuit as recited in claim 17, wherein the first potential and the second potential are each approximately VDD.
- 19. A circuit as recited in claim 17, wherein the first potential and the second potential are each approximately GND.
- 20. A circuit as recited in claim 17, wherein the first potential is VDD and wherein the second potential is approximately GND.
- 21. A circuit as recited in claim 17, wherein the first potential is GND and wherein the second potential is approximately VDD.
- 22. A circuit as recited in claim 17, further comprising:a first resistor coupled between said bottom clamping transistor control node and the inverter unit output node; and a second resistor coupled between said top clamping transistor control node and the inverter unit output node.
CROSS REFERENCE TO RELATED APPLICATIONS
This application a continuation of U.S. patent application Ser. No. 09/710,009, filed on Nov. 20, 2000 now abandoned, from which priority under 35 U.S.C. §120 is claimed, and the entire specification of which is incorporated herein by reference.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
5760601 |
Frankeny |
Jun 1998 |
A |
6008665 |
Kalb et al. |
Dec 1999 |
A |
6323675 |
Whitworth et al. |
Nov 2001 |
B1 |
6323676 |
Whitworth et al. |
Nov 2001 |
B1 |
6326804 |
Whitworth et al. |
Dec 2001 |
B1 |
6326805 |
Whitworth et al. |
Dec 2001 |
B1 |
6331786 |
Whitworth et al. |
Dec 2001 |
B1 |
6331787 |
Whitworth et al. |
Dec 2001 |
B1 |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/710009 |
Nov 2000 |
US |
Child |
10/210771 |
|
US |