The basic operation of a CMOS active pixel sensor is described in U.S. Pat. No. 5,471,215. This kind of image sensor, and other similar image sensors, often operate by using an array of photoreceptors to convert light forming an image, into signals indicative of the light, e.g. charge based signals. Those signals are often analog, and may be converted to digital by an A/D converter. Image sensors which have greater numbers of elements in the image sensor array may produce more signals. In order to handle these signals, either more A/D converters must be provided, or the existing A/D converters need to digitize the data from these image sensors at higher signal rates. For example, a high precision CMOS active pixel sensor may require an A/D converter which is capable of 10 bits of resolution at 20 Megasamples per second.
Image sensors of this type are often limited by the available area or “real estate” on the chip, a and the available power for driving the chip. An advantage of using CMOS circuitry is that power consumption of such a circuit may be minimized. Therefore, the power consumption of such a circuit remains an important criteria. Also, since real estate on the chip may be limited, the number of A/D converters and their size should be minimized.
A/D converters with this kind of resolution, in the prior art, may have a power consumption of about 25 mw using a 3.3 volt power supply.
The present application describes a system, and a special A/D converter using individual successive approximation A/D converter cells which operate in a pipelined fashion.
These and other aspects will now be described in detail with reference to the accompanying drawings, wherein:
According to the present system, a plurality of successive approximation A/D converter cells are provided. The embodiment recognizes that the pixel analog data is arriving at a relatively high rate, e.g. 20 Mhz. A plurality of A/D converters are provided, here twelve A/D converters are provided, each running at 1.6 megasamples per second. The timing of these A/D converters are staggered so that each A/D converter is ready for its pixel analog input at precisely the right time. The power consumption of such cells is relatively low; and therefore the power may be reduced.
In the embodiment, an A/D converter with 10 bits of resolution and 20 megasamples per second is provided that has a power consumption on the order of 1 mW. Twelve individual successive approximation A/D converter cells are provided. Each requires 600 ns to make each conversion. Since twelve stages are necessary, the total data throughput equals twelve/600 ns=20 megasamples per second. Each successive approximation A/D converter requires 12 complete clock cycles to convert the 10 bit data. The first clock cycle samples the input data, then 10 clock cycles are used to convert each of the bits. A single clock cycle is used for data readout.
A block diagram is shown in
This system may adaptively assign the channels to A/D converters in a different way than conventional. Conventional methods of removing fixed patterned noise, therefore, might not be as effective. Therefore, it becomes important that these A/D converters have consistent characteristics. In this embodiment, calibration may be used to compensate for offsets between the comparators of the system.
Successive approximation A/D converters as used herein may have built-in calibration shown as elements 320. Any type of internal calibration system may be used.
The inventors also realize that comparator kickback noise may become a problem within this system. That comparator itself may produce noise which may affect the signal being processed. In this embodiment, a single preamplifier, here shown as a follower 330, is introduced between the signal and the comparator.
This system also requires generation of multiple timing and control signals to maintain the synchronization. Each successive approximation A/D converter requires about 20 control signals. The timing is offset for each of the twelve different A/D converters. Therefore, digital logic is used to replicate control signals after a delay.
In one embodiment, shown in
Each cycle of the A/D converter may require finer timing than can be offered by a usual clock. Hence, the clock input 410 may be a divided higher speed clock.
Two D type flip-flops are required to delay each signal. Any signal which is only half a clock cycle in length may require falling edge flip-flops, in addition to the rising edge flip-flops, and may also require additional logic.
Although only a few embodiments have been disclosed in detail above, other modifications are possible. For example, different logic techniques may be used herein. In addition, while the above describes specific numbers of bits, the same techniques are applicable to other numbers of elements. For example, this system may be used with as few as three elements, with the three successive approximation devices staggered to receive one out of every three inputs.
The above has described matched unit cell capacitors, but it should also be understood that other capacitors could be used. Conventional capacitors which are not matched in this way can be used. In addition, the capacitors can be scaled relative to one another by some amount, e.g. in powers of two.
All such modifications are intended to be used within the following claims.
More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,909,392. The reissue applications are U.S. patent application Ser. Nos. 11/896,441, 11/812,785, 11/896,442, 12/878,368, 12/827,288, 13/357,118, and 13/532,165, U.S. patent application Ser. No. 11/896,441, which was filed on Aug. 31, 2007, which issued on Feb. 8, 2011 as U.S. Pat. No. Re. 41,227, is a reissue of U.S. Pat. No. 6,909,392, U.S. application Ser. No. 13/532,165, which was filed on Jun. 25, 2012 is a continuation of U.S. patent application Ser. No. 12/878,368, which was filed on Sep. 9, 2010 and is now abandoned, is a continuation of U.S. patent application Ser. No. 11/896,442, which was filed on Aug. 31, 2007, which issued as U.S. Pat. No. Re. 41,730 on Sep. 21, 2010, which is continuation of U.S. patent application Ser. No. 11/812,785, which was filed on Jun. 21, 2007, which issued as U.S. Pat. No. Re. 41,519 on Aug. 17, 2010, which was a reissue of U.S. of U.S. Pat. No. 6,909,382. The reissue application U.S. patent application Ser. No. 13/357,118, which was filed on Jan. 24, 2012, is a continuation of U.S. patent application Ser. No. 12/827,288, which was filed on Jun. 30, 2010, which is now abandoned, which is a divisional of U.S. patent application Ser. No. 11/812,785, which was filed on Jun. 21, 2007, which issued on Aug. 17, 2010, which is a reissue of U.S. Pat. No. 6,909,382. This applicationis a Continuation Reissue Application. More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,909,392. The reissue applications are U.S. patent application Ser. Nos. 11/896,441, 11/812,785, 11/896,442, 12/878,368, 12/827,288, 13/532,165 and 13/357,118 (the present application). The present application, U.S. patent application Ser. No. 13/357,118, which was filed on Jan. 24, 2012, is a continuation of U.S. patent application Ser. No. 12/827,288, which was filed on Jun. 30, 2010, which is now abandoned, which is a divisional of U.S. patent application Ser. No. 11/812,785, which was filed on Jun. 21, 2007, which issued on Aug. 17, 2010 as U.S. Pat. No. Re. 41,519, which is a reissue of U.S. Pat. No. 6,909,392. U.S. patent application Ser. No. 11/896,441, which was filed on Aug. 31, 2007, issued on Jan. 19, 2011 as U.S. Pat. No. Re. 42,117, is a reissue of U.S. Pat. No. 6,909,392. U.S. application Ser. No. 13/532,165 was filed on Jun. 25, 2012 and is a continuation of U.S. application Ser. No. 12/878,368, which was filed on Sep. 9, 2010 and is now abandoned, which is a continuation of U.S. patent application Ser. No. 11/896,442, which was filed on Aug. 31, 2007 and which issued as U.S. Pat. No. Re. 41,730 on Sep. 21, 2010, which is also a reissue of U.S. Pat. No. 6,909,392 which was filed as U.S. patent application Ser. No. 10/694,759 on Oct. 29, 2003 and issued on Jun. 21, 2005, which is a continuation of application Ser. No. 10/061,938, which was filed on Oct. 25, 2001 (scheduled to issue as U.S. Pat. No. 6,646,583 on Nov. 11, 2003), which issued on Nov. 11, 2003 as U.S. Pat. No. 6,646,583, which claims priority from provisional Application No. 60/243,324 which was filed on Oct. 25, 2000. The subject matter of applications Ser. Nos. 10/061,938 and 60/243,324 are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4366469 | Michaels et al. | Dec 1982 | A |
5382975 | Sakai et al. | Jan 1995 | A |
5471515 | Fossum et al. | Nov 1995 | A |
5801657 | Fowler et al. | Sep 1998 | A |
5880691 | Fossum et al. | Mar 1999 | A |
5886659 | Pain et al. | Mar 1999 | A |
5920274 | Gowda et al. | Jul 1999 | A |
6124819 | Zhou et al. | Sep 2000 | A |
6377303 | O'Connor | Apr 2002 | B2 |
6456326 | Fossum et al. | Sep 2002 | B2 |
6518907 | Tsai | Feb 2003 | B2 |
6646583 | Fossum et al. | Nov 2003 | B1 |
6734817 | Naka et al. | May 2004 | B2 |
6771202 | Watanabe et al. | Aug 2004 | B2 |
6816196 | Mann | Nov 2004 | B1 |
7283080 | Kirsch | Oct 2007 | B2 |
7313380 | Yamaji | Dec 2007 | B2 |
RE41730 | Fossum et al. | Sep 2010 | E |
RE42117 | Fossum et al. | Feb 2011 | E |
RE42918 | Fossum et al. | Nov 2011 | E |
RE42974 | Fossum et al. | Nov 2011 | E |
20040041927 | Cho et al. | Mar 2004 | A1 |
20070223626 | Waxman | Sep 2007 | A1 |
20080218621 | Cho et al. | Sep 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
60243324 | Oct 2000 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11812785 | Jun 2007 | US |
Child | 12827288 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12827288 | Jun 2010 | US |
Child | 10694759 | US | |
Parent | 10061938 | Oct 2001 | US |
Child | 10694759 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10694759 | Oct 2003 | US |
Child | 13357118 | US | |
Parent | 10694759 | Oct 2003 | US |
Child | 11812785 | US |